mirror of
https://github.com/Fishwaldo/Star64_linux.git
synced 2025-07-23 23:32:14 +00:00
- Core Frameworks
- Constify 'properties' attribute in core header file - New Drivers - Add support for Gateworks System Controller - Add support for MediaTek MT6358 PMIC - Add support for Mediatek MT6360 PMIC - Add support for Monolithic Power Systems MP2629 ADC and Battery charger - Rework Intel's SCU IPC collection - Eliminate near duplicate IPC functionality - Split out MFD related activities into a dedicated MFD driver - Fix-ups - Use new I2C API; htc-i2cpld - Remove superfluous code; sprd-sc27xx-spi - Improve error handling; stm32-timers - Device Tree additions/fixes; mt6397 - Defer probe betterment; wm8994-core - Improve module handling; wm8994-core - Staticify; stpmic1 - Trivial (spelling, formatting); tqmx86 - Bug Fixes - Fix incorrect register/PCI IDs; intel-lpss-pci - Fix unbalanced Regulator API calls; wm8994-core - Fix double free(); wcd934x - Remove IRQ domain on failure; stmfx - Reset chip on resume; stmfx - Disable/enable IRQs on suspend/resume; stmfx - Do not use bulk writes on H/W which does not support them; max77620 -----BEGIN PGP SIGNATURE----- iQIzBAABCgAdFiEEdrbJNaO+IJqU8IdIUa+KL4f8d2EFAl7XZXwACgkQUa+KL4f8 d2FvCg/+M9ShYDptg1twDnCtMs9yAWpnTHVwTGeoAF4RkKapdAytlPfz2V8cr+jF 5iiZM2iTRkkCdK9OQI+hPxRFXaRh3Ng6bgmzkp1VUGCT6VrcHCUmIpEcdOYnlzuY iLufFtXrcYGLSzfOn01jI25teeWfX4zuuNfeCWKESHAPHEZH2W5iep82s7GUP7c7 a9IXOmQmvNYVIy7STswASI1qBcanc7MsDEN44fGZ5HbEONbFvogaQ26BUQJ+Ezc7 YbV1QCvPFXYXvFD7S0oiAFhCEU0y1eWcrK8YUxVroGMt+Gx1FHWrDqUGFvJ5hE// itPr4ws9oiZHKn4xeItp7x8YVdxW6plor9h0j7NZkfVJV4/mjbPxQWpCvv3dHXKm NAbpeodEdxlrRdLI3HGiC6ZvIFjkUtrf+WFZoXS42F9BcxraSVxbK8LTaET4spja 25VfswjIa3IUy1BB1eMl+Gd4LgcqIJ+FuSV6e4CCD7COhRQGEG3eyUOVNAC5Q/xI NcS9KhrDIayjPNZoNZPNHfiGxI+aWn4W71qMgx+t9wsDCMkjbN0xqcFaxoN/niti /GfaNZur/kjsewbg4oMjsjB1ytoG3saxFgWmL1XGGXJ3sxJaEyDa8iy8mhqVpj7m 8C0g6uZiODveHRj4kn9hv1aR5AX1rTXADXrBJYvoxIU+43NWwhg= =746a -----END PGP SIGNATURE----- Merge tag 'mfd-next-5.8' of git://git.kernel.org/pub/scm/linux/kernel/git/lee/mfd Pull MFD updates from Lee Jones: "Core Frameworks: - Constify 'properties' attribute in core header file New Drivers: - Add support for Gateworks System Controller - Add support for MediaTek MT6358 PMIC - Add support for Mediatek MT6360 PMIC - Add support for Monolithic Power Systems MP2629 ADC and Battery charger Fix-ups: - Use new I2C API in htc-i2cpld - Remove superfluous code in sprd-sc27xx-spi - Improve error handling in stm32-timers - Device Tree additions/fixes in mt6397 - Defer probe betterment in wm8994-core - Improve module handling in wm8994-core - Staticify in stpmic1 - Trivial (spelling, formatting) in tqmx86 Bug Fixes: - Fix incorrect register/PCI IDs in intel-lpss-pci - Fix unbalanced Regulator API calls in wm8994-core - Fix double free() in wcd934x - Remove IRQ domain on failure in stmfx - Reset chip on resume in stmfx - Disable/enable IRQs on suspend/resume in stmfx - Do not use bulk writes on H/W which does not support them in max77620" * tag 'mfd-next-5.8' of git://git.kernel.org/pub/scm/linux/kernel/git/lee/mfd: (29 commits) mfd: mt6360: Remove duplicate REGMAP_IRQ_REG_LINE() entry mfd: Add support for PMIC MT6360 mfd: max77620: Use single-byte writes on MAX77620 mfd: wcd934x: Drop kfree for memory allocated with devm_kzalloc mfd: stmfx: Disable IRQ in suspend to avoid spurious interrupt mfd: stmfx: Fix stmfx_irq_init error path mfd: stmfx: Reset chip on resume as supply was disabled mfd: wm8994: Silence warning about supplies during deferred probe mfd: wm8994: Fix unbalanced calls to regulator_bulk_disable() mfd: wm8994: Fix driver operation if loaded as modules dt-bindings: mfd: mediatek: Add MT6397 Pin Controller mfd: Constify properties in mfd_cell mfd: stm32-timers: Use dma_request_chan() instead dma_request_slave_channel() mfd: sprd: Remove unnecessary spi_bus_type setting mfd: intel-lpss: Update LPSS UART #2 PCI ID for Jasper Lake mfd: tqmx86: Fix a typo in MODULE_DESCRIPTION mfd: stpmic1: Make stpmic1_regmap_config static mfd: htc-i2cpld: Convert to use i2c_new_client_device() MAINTAINERS: Add entry for mp2629 Battery Charger driver power: supply: mp2629: Add impedance compensation config ...
This commit is contained in:
commit
512b7d37ee
37 changed files with 2630 additions and 83 deletions
|
@ -70,7 +70,7 @@ struct mfd_cell {
|
|||
size_t pdata_size;
|
||||
|
||||
/* device properties passed to the sub devices drivers */
|
||||
struct property_entry *properties;
|
||||
const struct property_entry *properties;
|
||||
|
||||
/*
|
||||
* Device Tree compatible string
|
||||
|
|
26
include/linux/mfd/mp2629.h
Normal file
26
include/linux/mfd/mp2629.h
Normal file
|
@ -0,0 +1,26 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0+ */
|
||||
/*
|
||||
* Copyright 2020 Monolithic Power Systems, Inc
|
||||
*/
|
||||
|
||||
#ifndef __MP2629_H__
|
||||
#define __MP2629_H__
|
||||
|
||||
#include <linux/device.h>
|
||||
#include <linux/regmap.h>
|
||||
|
||||
struct mp2629_data {
|
||||
struct device *dev;
|
||||
struct regmap *regmap;
|
||||
};
|
||||
|
||||
enum mp2629_adc_chan {
|
||||
MP2629_BATT_VOLT,
|
||||
MP2629_SYSTEM_VOLT,
|
||||
MP2629_INPUT_VOLT,
|
||||
MP2629_BATT_CURRENT,
|
||||
MP2629_INPUT_CURRENT,
|
||||
MP2629_ADC_CHAN_END
|
||||
};
|
||||
|
||||
#endif
|
158
include/linux/mfd/mt6358/core.h
Normal file
158
include/linux/mfd/mt6358/core.h
Normal file
|
@ -0,0 +1,158 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0 */
|
||||
/*
|
||||
* Copyright (c) 2020 MediaTek Inc.
|
||||
*/
|
||||
|
||||
#ifndef __MFD_MT6358_CORE_H__
|
||||
#define __MFD_MT6358_CORE_H__
|
||||
|
||||
#define MT6358_REG_WIDTH 16
|
||||
|
||||
struct irq_top_t {
|
||||
int hwirq_base;
|
||||
unsigned int num_int_regs;
|
||||
unsigned int num_int_bits;
|
||||
unsigned int en_reg;
|
||||
unsigned int en_reg_shift;
|
||||
unsigned int sta_reg;
|
||||
unsigned int sta_reg_shift;
|
||||
unsigned int top_offset;
|
||||
};
|
||||
|
||||
struct pmic_irq_data {
|
||||
unsigned int num_top;
|
||||
unsigned int num_pmic_irqs;
|
||||
unsigned short top_int_status_reg;
|
||||
bool *enable_hwirq;
|
||||
bool *cache_hwirq;
|
||||
};
|
||||
|
||||
enum mt6358_irq_top_status_shift {
|
||||
MT6358_BUCK_TOP = 0,
|
||||
MT6358_LDO_TOP,
|
||||
MT6358_PSC_TOP,
|
||||
MT6358_SCK_TOP,
|
||||
MT6358_BM_TOP,
|
||||
MT6358_HK_TOP,
|
||||
MT6358_AUD_TOP,
|
||||
MT6358_MISC_TOP,
|
||||
};
|
||||
|
||||
enum mt6358_irq_numbers {
|
||||
MT6358_IRQ_VPROC11_OC = 0,
|
||||
MT6358_IRQ_VPROC12_OC,
|
||||
MT6358_IRQ_VCORE_OC,
|
||||
MT6358_IRQ_VGPU_OC,
|
||||
MT6358_IRQ_VMODEM_OC,
|
||||
MT6358_IRQ_VDRAM1_OC,
|
||||
MT6358_IRQ_VS1_OC,
|
||||
MT6358_IRQ_VS2_OC,
|
||||
MT6358_IRQ_VPA_OC,
|
||||
MT6358_IRQ_VCORE_PREOC,
|
||||
MT6358_IRQ_VFE28_OC = 16,
|
||||
MT6358_IRQ_VXO22_OC,
|
||||
MT6358_IRQ_VRF18_OC,
|
||||
MT6358_IRQ_VRF12_OC,
|
||||
MT6358_IRQ_VEFUSE_OC,
|
||||
MT6358_IRQ_VCN33_OC,
|
||||
MT6358_IRQ_VCN28_OC,
|
||||
MT6358_IRQ_VCN18_OC,
|
||||
MT6358_IRQ_VCAMA1_OC,
|
||||
MT6358_IRQ_VCAMA2_OC,
|
||||
MT6358_IRQ_VCAMD_OC,
|
||||
MT6358_IRQ_VCAMIO_OC,
|
||||
MT6358_IRQ_VLDO28_OC,
|
||||
MT6358_IRQ_VA12_OC,
|
||||
MT6358_IRQ_VAUX18_OC,
|
||||
MT6358_IRQ_VAUD28_OC,
|
||||
MT6358_IRQ_VIO28_OC,
|
||||
MT6358_IRQ_VIO18_OC,
|
||||
MT6358_IRQ_VSRAM_PROC11_OC,
|
||||
MT6358_IRQ_VSRAM_PROC12_OC,
|
||||
MT6358_IRQ_VSRAM_OTHERS_OC,
|
||||
MT6358_IRQ_VSRAM_GPU_OC,
|
||||
MT6358_IRQ_VDRAM2_OC,
|
||||
MT6358_IRQ_VMC_OC,
|
||||
MT6358_IRQ_VMCH_OC,
|
||||
MT6358_IRQ_VEMC_OC,
|
||||
MT6358_IRQ_VSIM1_OC,
|
||||
MT6358_IRQ_VSIM2_OC,
|
||||
MT6358_IRQ_VIBR_OC,
|
||||
MT6358_IRQ_VUSB_OC,
|
||||
MT6358_IRQ_VBIF28_OC,
|
||||
MT6358_IRQ_PWRKEY = 48,
|
||||
MT6358_IRQ_HOMEKEY,
|
||||
MT6358_IRQ_PWRKEY_R,
|
||||
MT6358_IRQ_HOMEKEY_R,
|
||||
MT6358_IRQ_NI_LBAT_INT,
|
||||
MT6358_IRQ_CHRDET,
|
||||
MT6358_IRQ_CHRDET_EDGE,
|
||||
MT6358_IRQ_VCDT_HV_DET,
|
||||
MT6358_IRQ_RTC = 64,
|
||||
MT6358_IRQ_FG_BAT0_H = 80,
|
||||
MT6358_IRQ_FG_BAT0_L,
|
||||
MT6358_IRQ_FG_CUR_H,
|
||||
MT6358_IRQ_FG_CUR_L,
|
||||
MT6358_IRQ_FG_ZCV,
|
||||
MT6358_IRQ_FG_BAT1_H,
|
||||
MT6358_IRQ_FG_BAT1_L,
|
||||
MT6358_IRQ_FG_N_CHARGE_L,
|
||||
MT6358_IRQ_FG_IAVG_H,
|
||||
MT6358_IRQ_FG_IAVG_L,
|
||||
MT6358_IRQ_FG_TIME_H,
|
||||
MT6358_IRQ_FG_DISCHARGE,
|
||||
MT6358_IRQ_FG_CHARGE,
|
||||
MT6358_IRQ_BATON_LV = 96,
|
||||
MT6358_IRQ_BATON_HT,
|
||||
MT6358_IRQ_BATON_BAT_IN,
|
||||
MT6358_IRQ_BATON_BAT_OUT,
|
||||
MT6358_IRQ_BIF,
|
||||
MT6358_IRQ_BAT_H = 112,
|
||||
MT6358_IRQ_BAT_L,
|
||||
MT6358_IRQ_BAT2_H,
|
||||
MT6358_IRQ_BAT2_L,
|
||||
MT6358_IRQ_BAT_TEMP_H,
|
||||
MT6358_IRQ_BAT_TEMP_L,
|
||||
MT6358_IRQ_AUXADC_IMP,
|
||||
MT6358_IRQ_NAG_C_DLTV,
|
||||
MT6358_IRQ_AUDIO = 128,
|
||||
MT6358_IRQ_ACCDET = 133,
|
||||
MT6358_IRQ_ACCDET_EINT0,
|
||||
MT6358_IRQ_ACCDET_EINT1,
|
||||
MT6358_IRQ_SPI_CMD_ALERT = 144,
|
||||
MT6358_IRQ_NR,
|
||||
};
|
||||
|
||||
#define MT6358_IRQ_BUCK_BASE MT6358_IRQ_VPROC11_OC
|
||||
#define MT6358_IRQ_LDO_BASE MT6358_IRQ_VFE28_OC
|
||||
#define MT6358_IRQ_PSC_BASE MT6358_IRQ_PWRKEY
|
||||
#define MT6358_IRQ_SCK_BASE MT6358_IRQ_RTC
|
||||
#define MT6358_IRQ_BM_BASE MT6358_IRQ_FG_BAT0_H
|
||||
#define MT6358_IRQ_HK_BASE MT6358_IRQ_BAT_H
|
||||
#define MT6358_IRQ_AUD_BASE MT6358_IRQ_AUDIO
|
||||
#define MT6358_IRQ_MISC_BASE MT6358_IRQ_SPI_CMD_ALERT
|
||||
|
||||
#define MT6358_IRQ_BUCK_BITS (MT6358_IRQ_VCORE_PREOC - MT6358_IRQ_BUCK_BASE + 1)
|
||||
#define MT6358_IRQ_LDO_BITS (MT6358_IRQ_VBIF28_OC - MT6358_IRQ_LDO_BASE + 1)
|
||||
#define MT6358_IRQ_PSC_BITS (MT6358_IRQ_VCDT_HV_DET - MT6358_IRQ_PSC_BASE + 1)
|
||||
#define MT6358_IRQ_SCK_BITS (MT6358_IRQ_RTC - MT6358_IRQ_SCK_BASE + 1)
|
||||
#define MT6358_IRQ_BM_BITS (MT6358_IRQ_BIF - MT6358_IRQ_BM_BASE + 1)
|
||||
#define MT6358_IRQ_HK_BITS (MT6358_IRQ_NAG_C_DLTV - MT6358_IRQ_HK_BASE + 1)
|
||||
#define MT6358_IRQ_AUD_BITS (MT6358_IRQ_ACCDET_EINT1 - MT6358_IRQ_AUD_BASE + 1)
|
||||
#define MT6358_IRQ_MISC_BITS \
|
||||
(MT6358_IRQ_SPI_CMD_ALERT - MT6358_IRQ_MISC_BASE + 1)
|
||||
|
||||
#define MT6358_TOP_GEN(sp) \
|
||||
{ \
|
||||
.hwirq_base = MT6358_IRQ_##sp##_BASE, \
|
||||
.num_int_regs = \
|
||||
((MT6358_IRQ_##sp##_BITS - 1) / MT6358_REG_WIDTH) + 1, \
|
||||
.num_int_bits = MT6358_IRQ_##sp##_BITS, \
|
||||
.en_reg = MT6358_##sp##_TOP_INT_CON0, \
|
||||
.en_reg_shift = 0x6, \
|
||||
.sta_reg = MT6358_##sp##_TOP_INT_STATUS0, \
|
||||
.sta_reg_shift = 0x2, \
|
||||
.top_offset = MT6358_##sp##_TOP, \
|
||||
}
|
||||
|
||||
#endif /* __MFD_MT6358_CORE_H__ */
|
282
include/linux/mfd/mt6358/registers.h
Normal file
282
include/linux/mfd/mt6358/registers.h
Normal file
|
@ -0,0 +1,282 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0 */
|
||||
/*
|
||||
* Copyright (c) 2020 MediaTek Inc.
|
||||
*/
|
||||
|
||||
#ifndef __MFD_MT6358_REGISTERS_H__
|
||||
#define __MFD_MT6358_REGISTERS_H__
|
||||
|
||||
/* PMIC Registers */
|
||||
#define MT6358_SWCID 0xa
|
||||
#define MT6358_MISC_TOP_INT_CON0 0x188
|
||||
#define MT6358_MISC_TOP_INT_STATUS0 0x194
|
||||
#define MT6358_TOP_INT_STATUS0 0x19e
|
||||
#define MT6358_SCK_TOP_INT_CON0 0x52e
|
||||
#define MT6358_SCK_TOP_INT_STATUS0 0x53a
|
||||
#define MT6358_EOSC_CALI_CON0 0x540
|
||||
#define MT6358_EOSC_CALI_CON1 0x542
|
||||
#define MT6358_RTC_MIX_CON0 0x544
|
||||
#define MT6358_RTC_MIX_CON1 0x546
|
||||
#define MT6358_RTC_MIX_CON2 0x548
|
||||
#define MT6358_RTC_DSN_ID 0x580
|
||||
#define MT6358_RTC_DSN_REV0 0x582
|
||||
#define MT6358_RTC_DBI 0x584
|
||||
#define MT6358_RTC_DXI 0x586
|
||||
#define MT6358_RTC_BBPU 0x588
|
||||
#define MT6358_RTC_IRQ_STA 0x58a
|
||||
#define MT6358_RTC_IRQ_EN 0x58c
|
||||
#define MT6358_RTC_CII_EN 0x58e
|
||||
#define MT6358_RTC_AL_MASK 0x590
|
||||
#define MT6358_RTC_TC_SEC 0x592
|
||||
#define MT6358_RTC_TC_MIN 0x594
|
||||
#define MT6358_RTC_TC_HOU 0x596
|
||||
#define MT6358_RTC_TC_DOM 0x598
|
||||
#define MT6358_RTC_TC_DOW 0x59a
|
||||
#define MT6358_RTC_TC_MTH 0x59c
|
||||
#define MT6358_RTC_TC_YEA 0x59e
|
||||
#define MT6358_RTC_AL_SEC 0x5a0
|
||||
#define MT6358_RTC_AL_MIN 0x5a2
|
||||
#define MT6358_RTC_AL_HOU 0x5a4
|
||||
#define MT6358_RTC_AL_DOM 0x5a6
|
||||
#define MT6358_RTC_AL_DOW 0x5a8
|
||||
#define MT6358_RTC_AL_MTH 0x5aa
|
||||
#define MT6358_RTC_AL_YEA 0x5ac
|
||||
#define MT6358_RTC_OSC32CON 0x5ae
|
||||
#define MT6358_RTC_POWERKEY1 0x5b0
|
||||
#define MT6358_RTC_POWERKEY2 0x5b2
|
||||
#define MT6358_RTC_PDN1 0x5b4
|
||||
#define MT6358_RTC_PDN2 0x5b6
|
||||
#define MT6358_RTC_SPAR0 0x5b8
|
||||
#define MT6358_RTC_SPAR1 0x5ba
|
||||
#define MT6358_RTC_PROT 0x5bc
|
||||
#define MT6358_RTC_DIFF 0x5be
|
||||
#define MT6358_RTC_CALI 0x5c0
|
||||
#define MT6358_RTC_WRTGR 0x5c2
|
||||
#define MT6358_RTC_CON 0x5c4
|
||||
#define MT6358_RTC_SEC_CTRL 0x5c6
|
||||
#define MT6358_RTC_INT_CNT 0x5c8
|
||||
#define MT6358_RTC_SEC_DAT0 0x5ca
|
||||
#define MT6358_RTC_SEC_DAT1 0x5cc
|
||||
#define MT6358_RTC_SEC_DAT2 0x5ce
|
||||
#define MT6358_RTC_SEC_DSN_ID 0x600
|
||||
#define MT6358_RTC_SEC_DSN_REV0 0x602
|
||||
#define MT6358_RTC_SEC_DBI 0x604
|
||||
#define MT6358_RTC_SEC_DXI 0x606
|
||||
#define MT6358_RTC_TC_SEC_SEC 0x608
|
||||
#define MT6358_RTC_TC_MIN_SEC 0x60a
|
||||
#define MT6358_RTC_TC_HOU_SEC 0x60c
|
||||
#define MT6358_RTC_TC_DOM_SEC 0x60e
|
||||
#define MT6358_RTC_TC_DOW_SEC 0x610
|
||||
#define MT6358_RTC_TC_MTH_SEC 0x612
|
||||
#define MT6358_RTC_TC_YEA_SEC 0x614
|
||||
#define MT6358_RTC_SEC_CK_PDN 0x616
|
||||
#define MT6358_RTC_SEC_WRTGR 0x618
|
||||
#define MT6358_PSC_TOP_INT_CON0 0x910
|
||||
#define MT6358_PSC_TOP_INT_STATUS0 0x91c
|
||||
#define MT6358_BM_TOP_INT_CON0 0xc32
|
||||
#define MT6358_BM_TOP_INT_CON1 0xc38
|
||||
#define MT6358_BM_TOP_INT_STATUS0 0xc4a
|
||||
#define MT6358_BM_TOP_INT_STATUS1 0xc4c
|
||||
#define MT6358_HK_TOP_INT_CON0 0xf92
|
||||
#define MT6358_HK_TOP_INT_STATUS0 0xf9e
|
||||
#define MT6358_BUCK_TOP_INT_CON0 0x1318
|
||||
#define MT6358_BUCK_TOP_INT_STATUS0 0x1324
|
||||
#define MT6358_BUCK_VPROC11_CON0 0x1388
|
||||
#define MT6358_BUCK_VPROC11_DBG0 0x139e
|
||||
#define MT6358_BUCK_VPROC11_DBG1 0x13a0
|
||||
#define MT6358_BUCK_VPROC11_ELR0 0x13a6
|
||||
#define MT6358_BUCK_VPROC12_CON0 0x1408
|
||||
#define MT6358_BUCK_VPROC12_DBG0 0x141e
|
||||
#define MT6358_BUCK_VPROC12_DBG1 0x1420
|
||||
#define MT6358_BUCK_VPROC12_ELR0 0x1426
|
||||
#define MT6358_BUCK_VCORE_CON0 0x1488
|
||||
#define MT6358_BUCK_VCORE_DBG0 0x149e
|
||||
#define MT6358_BUCK_VCORE_DBG1 0x14a0
|
||||
#define MT6358_BUCK_VCORE_ELR0 0x14aa
|
||||
#define MT6358_BUCK_VGPU_CON0 0x1508
|
||||
#define MT6358_BUCK_VGPU_DBG0 0x151e
|
||||
#define MT6358_BUCK_VGPU_DBG1 0x1520
|
||||
#define MT6358_BUCK_VGPU_ELR0 0x1526
|
||||
#define MT6358_BUCK_VMODEM_CON0 0x1588
|
||||
#define MT6358_BUCK_VMODEM_DBG0 0x159e
|
||||
#define MT6358_BUCK_VMODEM_DBG1 0x15a0
|
||||
#define MT6358_BUCK_VMODEM_ELR0 0x15a6
|
||||
#define MT6358_BUCK_VDRAM1_CON0 0x1608
|
||||
#define MT6358_BUCK_VDRAM1_DBG0 0x161e
|
||||
#define MT6358_BUCK_VDRAM1_DBG1 0x1620
|
||||
#define MT6358_BUCK_VDRAM1_ELR0 0x1626
|
||||
#define MT6358_BUCK_VS1_CON0 0x1688
|
||||
#define MT6358_BUCK_VS1_DBG0 0x169e
|
||||
#define MT6358_BUCK_VS1_DBG1 0x16a0
|
||||
#define MT6358_BUCK_VS1_ELR0 0x16ae
|
||||
#define MT6358_BUCK_VS2_CON0 0x1708
|
||||
#define MT6358_BUCK_VS2_DBG0 0x171e
|
||||
#define MT6358_BUCK_VS2_DBG1 0x1720
|
||||
#define MT6358_BUCK_VS2_ELR0 0x172e
|
||||
#define MT6358_BUCK_VPA_CON0 0x1788
|
||||
#define MT6358_BUCK_VPA_CON1 0x178a
|
||||
#define MT6358_BUCK_VPA_ELR0 MT6358_BUCK_VPA_CON1
|
||||
#define MT6358_BUCK_VPA_DBG0 0x1792
|
||||
#define MT6358_BUCK_VPA_DBG1 0x1794
|
||||
#define MT6358_VPROC_ANA_CON0 0x180c
|
||||
#define MT6358_VCORE_VGPU_ANA_CON0 0x1828
|
||||
#define MT6358_VMODEM_ANA_CON0 0x1888
|
||||
#define MT6358_VDRAM1_ANA_CON0 0x1896
|
||||
#define MT6358_VS1_ANA_CON0 0x18a2
|
||||
#define MT6358_VS2_ANA_CON0 0x18ae
|
||||
#define MT6358_VPA_ANA_CON0 0x18ba
|
||||
#define MT6358_LDO_TOP_INT_CON0 0x1a50
|
||||
#define MT6358_LDO_TOP_INT_CON1 0x1a56
|
||||
#define MT6358_LDO_TOP_INT_STATUS0 0x1a68
|
||||
#define MT6358_LDO_TOP_INT_STATUS1 0x1a6a
|
||||
#define MT6358_LDO_VXO22_CON0 0x1a88
|
||||
#define MT6358_LDO_VXO22_CON1 0x1a96
|
||||
#define MT6358_LDO_VA12_CON0 0x1a9c
|
||||
#define MT6358_LDO_VA12_CON1 0x1aaa
|
||||
#define MT6358_LDO_VAUX18_CON0 0x1ab0
|
||||
#define MT6358_LDO_VAUX18_CON1 0x1abe
|
||||
#define MT6358_LDO_VAUD28_CON0 0x1ac4
|
||||
#define MT6358_LDO_VAUD28_CON1 0x1ad2
|
||||
#define MT6358_LDO_VIO28_CON0 0x1ad8
|
||||
#define MT6358_LDO_VIO28_CON1 0x1ae6
|
||||
#define MT6358_LDO_VIO18_CON0 0x1aec
|
||||
#define MT6358_LDO_VIO18_CON1 0x1afa
|
||||
#define MT6358_LDO_VDRAM2_CON0 0x1b08
|
||||
#define MT6358_LDO_VDRAM2_CON1 0x1b16
|
||||
#define MT6358_LDO_VEMC_CON0 0x1b1c
|
||||
#define MT6358_LDO_VEMC_CON1 0x1b2a
|
||||
#define MT6358_LDO_VUSB_CON0_0 0x1b30
|
||||
#define MT6358_LDO_VUSB_CON1 0x1b40
|
||||
#define MT6358_LDO_VSRAM_PROC11_CON0 0x1b46
|
||||
#define MT6358_LDO_VSRAM_PROC11_DBG0 0x1b60
|
||||
#define MT6358_LDO_VSRAM_PROC11_DBG1 0x1b62
|
||||
#define MT6358_LDO_VSRAM_PROC11_TRACKING_CON0 0x1b64
|
||||
#define MT6358_LDO_VSRAM_PROC11_TRACKING_CON1 0x1b66
|
||||
#define MT6358_LDO_VSRAM_PROC11_TRACKING_CON2 0x1b68
|
||||
#define MT6358_LDO_VSRAM_PROC11_TRACKING_CON3 0x1b6a
|
||||
#define MT6358_LDO_VSRAM_PROC12_TRACKING_CON0 0x1b6c
|
||||
#define MT6358_LDO_VSRAM_PROC12_TRACKING_CON1 0x1b6e
|
||||
#define MT6358_LDO_VSRAM_PROC12_TRACKING_CON2 0x1b70
|
||||
#define MT6358_LDO_VSRAM_PROC12_TRACKING_CON3 0x1b72
|
||||
#define MT6358_LDO_VSRAM_WAKEUP_CON0 0x1b74
|
||||
#define MT6358_LDO_GON1_ELR_NUM 0x1b76
|
||||
#define MT6358_LDO_VDRAM2_ELR0 0x1b78
|
||||
#define MT6358_LDO_VSRAM_PROC12_CON0 0x1b88
|
||||
#define MT6358_LDO_VSRAM_PROC12_DBG0 0x1ba2
|
||||
#define MT6358_LDO_VSRAM_PROC12_DBG1 0x1ba4
|
||||
#define MT6358_LDO_VSRAM_OTHERS_CON0 0x1ba6
|
||||
#define MT6358_LDO_VSRAM_OTHERS_DBG0 0x1bc0
|
||||
#define MT6358_LDO_VSRAM_OTHERS_DBG1 0x1bc2
|
||||
#define MT6358_LDO_VSRAM_GPU_CON0 0x1bc8
|
||||
#define MT6358_LDO_VSRAM_GPU_DBG0 0x1be2
|
||||
#define MT6358_LDO_VSRAM_GPU_DBG1 0x1be4
|
||||
#define MT6358_LDO_VSRAM_CON0 0x1bee
|
||||
#define MT6358_LDO_VSRAM_CON1 0x1bf0
|
||||
#define MT6358_LDO_VSRAM_CON2 0x1bf2
|
||||
#define MT6358_LDO_VSRAM_CON3 0x1bf4
|
||||
#define MT6358_LDO_VFE28_CON0 0x1c08
|
||||
#define MT6358_LDO_VFE28_CON1 0x1c16
|
||||
#define MT6358_LDO_VFE28_CON2 0x1c18
|
||||
#define MT6358_LDO_VFE28_CON3 0x1c1a
|
||||
#define MT6358_LDO_VRF18_CON0 0x1c1c
|
||||
#define MT6358_LDO_VRF18_CON1 0x1c2a
|
||||
#define MT6358_LDO_VRF18_CON2 0x1c2c
|
||||
#define MT6358_LDO_VRF18_CON3 0x1c2e
|
||||
#define MT6358_LDO_VRF12_CON0 0x1c30
|
||||
#define MT6358_LDO_VRF12_CON1 0x1c3e
|
||||
#define MT6358_LDO_VRF12_CON2 0x1c40
|
||||
#define MT6358_LDO_VRF12_CON3 0x1c42
|
||||
#define MT6358_LDO_VEFUSE_CON0 0x1c44
|
||||
#define MT6358_LDO_VEFUSE_CON1 0x1c52
|
||||
#define MT6358_LDO_VEFUSE_CON2 0x1c54
|
||||
#define MT6358_LDO_VEFUSE_CON3 0x1c56
|
||||
#define MT6358_LDO_VCN18_CON0 0x1c58
|
||||
#define MT6358_LDO_VCN18_CON1 0x1c66
|
||||
#define MT6358_LDO_VCN18_CON2 0x1c68
|
||||
#define MT6358_LDO_VCN18_CON3 0x1c6a
|
||||
#define MT6358_LDO_VCAMA1_CON0 0x1c6c
|
||||
#define MT6358_LDO_VCAMA1_CON1 0x1c7a
|
||||
#define MT6358_LDO_VCAMA1_CON2 0x1c7c
|
||||
#define MT6358_LDO_VCAMA1_CON3 0x1c7e
|
||||
#define MT6358_LDO_VCAMA2_CON0 0x1c88
|
||||
#define MT6358_LDO_VCAMA2_CON1 0x1c96
|
||||
#define MT6358_LDO_VCAMA2_CON2 0x1c98
|
||||
#define MT6358_LDO_VCAMA2_CON3 0x1c9a
|
||||
#define MT6358_LDO_VCAMD_CON0 0x1c9c
|
||||
#define MT6358_LDO_VCAMD_CON1 0x1caa
|
||||
#define MT6358_LDO_VCAMD_CON2 0x1cac
|
||||
#define MT6358_LDO_VCAMD_CON3 0x1cae
|
||||
#define MT6358_LDO_VCAMIO_CON0 0x1cb0
|
||||
#define MT6358_LDO_VCAMIO_CON1 0x1cbe
|
||||
#define MT6358_LDO_VCAMIO_CON2 0x1cc0
|
||||
#define MT6358_LDO_VCAMIO_CON3 0x1cc2
|
||||
#define MT6358_LDO_VMC_CON0 0x1cc4
|
||||
#define MT6358_LDO_VMC_CON1 0x1cd2
|
||||
#define MT6358_LDO_VMC_CON2 0x1cd4
|
||||
#define MT6358_LDO_VMC_CON3 0x1cd6
|
||||
#define MT6358_LDO_VMCH_CON0 0x1cd8
|
||||
#define MT6358_LDO_VMCH_CON1 0x1ce6
|
||||
#define MT6358_LDO_VMCH_CON2 0x1ce8
|
||||
#define MT6358_LDO_VMCH_CON3 0x1cea
|
||||
#define MT6358_LDO_VIBR_CON0 0x1d08
|
||||
#define MT6358_LDO_VIBR_CON1 0x1d16
|
||||
#define MT6358_LDO_VIBR_CON2 0x1d18
|
||||
#define MT6358_LDO_VIBR_CON3 0x1d1a
|
||||
#define MT6358_LDO_VCN33_CON0_0 0x1d1c
|
||||
#define MT6358_LDO_VCN33_CON0_1 0x1d2a
|
||||
#define MT6358_LDO_VCN33_CON1 0x1d2c
|
||||
#define MT6358_LDO_VCN33_BT_CON1 MT6358_LDO_VCN33_CON1
|
||||
#define MT6358_LDO_VCN33_WIFI_CON1 MT6358_LDO_VCN33_CON1
|
||||
#define MT6358_LDO_VCN33_CON2 0x1d2e
|
||||
#define MT6358_LDO_VCN33_CON3 0x1d30
|
||||
#define MT6358_LDO_VLDO28_CON0_0 0x1d32
|
||||
#define MT6358_LDO_VLDO28_CON0_1 0x1d40
|
||||
#define MT6358_LDO_VLDO28_CON1 0x1d42
|
||||
#define MT6358_LDO_VLDO28_CON2 0x1d44
|
||||
#define MT6358_LDO_VLDO28_CON3 0x1d46
|
||||
#define MT6358_LDO_VSIM1_CON0 0x1d48
|
||||
#define MT6358_LDO_VSIM1_CON1 0x1d56
|
||||
#define MT6358_LDO_VSIM1_CON2 0x1d58
|
||||
#define MT6358_LDO_VSIM1_CON3 0x1d5a
|
||||
#define MT6358_LDO_VSIM2_CON0 0x1d5c
|
||||
#define MT6358_LDO_VSIM2_CON1 0x1d6a
|
||||
#define MT6358_LDO_VSIM2_CON2 0x1d6c
|
||||
#define MT6358_LDO_VSIM2_CON3 0x1d6e
|
||||
#define MT6358_LDO_VCN28_CON0 0x1d88
|
||||
#define MT6358_LDO_VCN28_CON1 0x1d96
|
||||
#define MT6358_LDO_VCN28_CON2 0x1d98
|
||||
#define MT6358_LDO_VCN28_CON3 0x1d9a
|
||||
#define MT6358_VRTC28_CON0 0x1d9c
|
||||
#define MT6358_LDO_VBIF28_CON0 0x1d9e
|
||||
#define MT6358_LDO_VBIF28_CON1 0x1dac
|
||||
#define MT6358_LDO_VBIF28_CON2 0x1dae
|
||||
#define MT6358_LDO_VBIF28_CON3 0x1db0
|
||||
#define MT6358_VCAMA1_ANA_CON0 0x1e08
|
||||
#define MT6358_VCAMA2_ANA_CON0 0x1e0c
|
||||
#define MT6358_VCN33_ANA_CON0 0x1e28
|
||||
#define MT6358_VSIM1_ANA_CON0 0x1e2c
|
||||
#define MT6358_VSIM2_ANA_CON0 0x1e30
|
||||
#define MT6358_VUSB_ANA_CON0 0x1e34
|
||||
#define MT6358_VEMC_ANA_CON0 0x1e38
|
||||
#define MT6358_VLDO28_ANA_CON0 0x1e3c
|
||||
#define MT6358_VIO28_ANA_CON0 0x1e40
|
||||
#define MT6358_VIBR_ANA_CON0 0x1e44
|
||||
#define MT6358_VMCH_ANA_CON0 0x1e48
|
||||
#define MT6358_VMC_ANA_CON0 0x1e4c
|
||||
#define MT6358_VRF18_ANA_CON0 0x1e88
|
||||
#define MT6358_VCN18_ANA_CON0 0x1e8c
|
||||
#define MT6358_VCAMIO_ANA_CON0 0x1e90
|
||||
#define MT6358_VIO18_ANA_CON0 0x1e94
|
||||
#define MT6358_VEFUSE_ANA_CON0 0x1e98
|
||||
#define MT6358_VRF12_ANA_CON0 0x1e9c
|
||||
#define MT6358_VSRAM_PROC11_ANA_CON0 0x1ea0
|
||||
#define MT6358_VSRAM_PROC12_ANA_CON0 0x1ea4
|
||||
#define MT6358_VSRAM_OTHERS_ANA_CON0 0x1ea6
|
||||
#define MT6358_VSRAM_GPU_ANA_CON0 0x1ea8
|
||||
#define MT6358_VDRAM2_ANA_CON0 0x1eaa
|
||||
#define MT6358_VCAMD_ANA_CON0 0x1eae
|
||||
#define MT6358_VA12_ANA_CON0 0x1eb2
|
||||
#define MT6358_AUD_TOP_INT_CON0 0x2228
|
||||
#define MT6358_AUD_TOP_INT_STATUS0 0x2234
|
||||
|
||||
#endif /* __MFD_MT6358_REGISTERS_H__ */
|
240
include/linux/mfd/mt6360.h
Normal file
240
include/linux/mfd/mt6360.h
Normal file
|
@ -0,0 +1,240 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0 */
|
||||
/*
|
||||
* Copyright (c) 2020 MediaTek Inc.
|
||||
*/
|
||||
|
||||
#ifndef __MT6360_H__
|
||||
#define __MT6360_H__
|
||||
|
||||
#include <linux/regmap.h>
|
||||
|
||||
enum {
|
||||
MT6360_SLAVE_PMU = 0,
|
||||
MT6360_SLAVE_PMIC,
|
||||
MT6360_SLAVE_LDO,
|
||||
MT6360_SLAVE_TCPC,
|
||||
MT6360_SLAVE_MAX,
|
||||
};
|
||||
|
||||
#define MT6360_PMU_SLAVEID (0x34)
|
||||
#define MT6360_PMIC_SLAVEID (0x1A)
|
||||
#define MT6360_LDO_SLAVEID (0x64)
|
||||
#define MT6360_TCPC_SLAVEID (0x4E)
|
||||
|
||||
struct mt6360_pmu_data {
|
||||
struct i2c_client *i2c[MT6360_SLAVE_MAX];
|
||||
struct device *dev;
|
||||
struct regmap *regmap;
|
||||
struct regmap_irq_chip_data *irq_data;
|
||||
unsigned int chip_rev;
|
||||
};
|
||||
|
||||
/* PMU register defininition */
|
||||
#define MT6360_PMU_DEV_INFO (0x00)
|
||||
#define MT6360_PMU_CORE_CTRL1 (0x01)
|
||||
#define MT6360_PMU_RST1 (0x02)
|
||||
#define MT6360_PMU_CRCEN (0x03)
|
||||
#define MT6360_PMU_RST_PAS_CODE1 (0x04)
|
||||
#define MT6360_PMU_RST_PAS_CODE2 (0x05)
|
||||
#define MT6360_PMU_CORE_CTRL2 (0x06)
|
||||
#define MT6360_PMU_TM_PAS_CODE1 (0x07)
|
||||
#define MT6360_PMU_TM_PAS_CODE2 (0x08)
|
||||
#define MT6360_PMU_TM_PAS_CODE3 (0x09)
|
||||
#define MT6360_PMU_TM_PAS_CODE4 (0x0A)
|
||||
#define MT6360_PMU_IRQ_IND (0x0B)
|
||||
#define MT6360_PMU_IRQ_MASK (0x0C)
|
||||
#define MT6360_PMU_IRQ_SET (0x0D)
|
||||
#define MT6360_PMU_SHDN_CTRL (0x0E)
|
||||
#define MT6360_PMU_TM_INF (0x0F)
|
||||
#define MT6360_PMU_I2C_CTRL (0x10)
|
||||
#define MT6360_PMU_CHG_CTRL1 (0x11)
|
||||
#define MT6360_PMU_CHG_CTRL2 (0x12)
|
||||
#define MT6360_PMU_CHG_CTRL3 (0x13)
|
||||
#define MT6360_PMU_CHG_CTRL4 (0x14)
|
||||
#define MT6360_PMU_CHG_CTRL5 (0x15)
|
||||
#define MT6360_PMU_CHG_CTRL6 (0x16)
|
||||
#define MT6360_PMU_CHG_CTRL7 (0x17)
|
||||
#define MT6360_PMU_CHG_CTRL8 (0x18)
|
||||
#define MT6360_PMU_CHG_CTRL9 (0x19)
|
||||
#define MT6360_PMU_CHG_CTRL10 (0x1A)
|
||||
#define MT6360_PMU_CHG_CTRL11 (0x1B)
|
||||
#define MT6360_PMU_CHG_CTRL12 (0x1C)
|
||||
#define MT6360_PMU_CHG_CTRL13 (0x1D)
|
||||
#define MT6360_PMU_CHG_CTRL14 (0x1E)
|
||||
#define MT6360_PMU_CHG_CTRL15 (0x1F)
|
||||
#define MT6360_PMU_CHG_CTRL16 (0x20)
|
||||
#define MT6360_PMU_CHG_AICC_RESULT (0x21)
|
||||
#define MT6360_PMU_DEVICE_TYPE (0x22)
|
||||
#define MT6360_PMU_QC_CONTROL1 (0x23)
|
||||
#define MT6360_PMU_QC_CONTROL2 (0x24)
|
||||
#define MT6360_PMU_QC30_CONTROL1 (0x25)
|
||||
#define MT6360_PMU_QC30_CONTROL2 (0x26)
|
||||
#define MT6360_PMU_USB_STATUS1 (0x27)
|
||||
#define MT6360_PMU_QC_STATUS1 (0x28)
|
||||
#define MT6360_PMU_QC_STATUS2 (0x29)
|
||||
#define MT6360_PMU_CHG_PUMP (0x2A)
|
||||
#define MT6360_PMU_CHG_CTRL17 (0x2B)
|
||||
#define MT6360_PMU_CHG_CTRL18 (0x2C)
|
||||
#define MT6360_PMU_CHRDET_CTRL1 (0x2D)
|
||||
#define MT6360_PMU_CHRDET_CTRL2 (0x2E)
|
||||
#define MT6360_PMU_DPDN_CTRL (0x2F)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL1 (0x30)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL2 (0x31)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL3 (0x32)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL4 (0x33)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL5 (0x34)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL6 (0x35)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL7 (0x36)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL8 (0x37)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL9 (0x38)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL10 (0x39)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL11 (0x3A)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL12 (0x3B)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL13 (0x3C)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL14 (0x3D)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL15 (0x3E)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL16 (0x3F)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL17 (0x40)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL18 (0x41)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL19 (0x42)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL20 (0x43)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL21 (0x44)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL22 (0x45)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL23 (0x46)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL24 (0x47)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL25 (0x48)
|
||||
#define MT6360_PMU_BC12_CTRL (0x49)
|
||||
#define MT6360_PMU_CHG_STAT (0x4A)
|
||||
#define MT6360_PMU_RESV1 (0x4B)
|
||||
#define MT6360_PMU_TYPEC_OTP_TH_SEL_CODEH (0x4E)
|
||||
#define MT6360_PMU_TYPEC_OTP_TH_SEL_CODEL (0x4F)
|
||||
#define MT6360_PMU_TYPEC_OTP_HYST_TH (0x50)
|
||||
#define MT6360_PMU_TYPEC_OTP_CTRL (0x51)
|
||||
#define MT6360_PMU_ADC_BAT_DATA_H (0x52)
|
||||
#define MT6360_PMU_ADC_BAT_DATA_L (0x53)
|
||||
#define MT6360_PMU_IMID_BACKBST_ON (0x54)
|
||||
#define MT6360_PMU_IMID_BACKBST_OFF (0x55)
|
||||
#define MT6360_PMU_ADC_CONFIG (0x56)
|
||||
#define MT6360_PMU_ADC_EN2 (0x57)
|
||||
#define MT6360_PMU_ADC_IDLE_T (0x58)
|
||||
#define MT6360_PMU_ADC_RPT_1 (0x5A)
|
||||
#define MT6360_PMU_ADC_RPT_2 (0x5B)
|
||||
#define MT6360_PMU_ADC_RPT_3 (0x5C)
|
||||
#define MT6360_PMU_ADC_RPT_ORG1 (0x5D)
|
||||
#define MT6360_PMU_ADC_RPT_ORG2 (0x5E)
|
||||
#define MT6360_PMU_BAT_OVP_TH_SEL_CODEH (0x5F)
|
||||
#define MT6360_PMU_BAT_OVP_TH_SEL_CODEL (0x60)
|
||||
#define MT6360_PMU_CHG_CTRL19 (0x61)
|
||||
#define MT6360_PMU_VDDASUPPLY (0x62)
|
||||
#define MT6360_PMU_BC12_MANUAL (0x63)
|
||||
#define MT6360_PMU_CHGDET_FUNC (0x64)
|
||||
#define MT6360_PMU_FOD_CTRL (0x65)
|
||||
#define MT6360_PMU_CHG_CTRL20 (0x66)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL26 (0x67)
|
||||
#define MT6360_PMU_CHG_HIDDEN_CTRL27 (0x68)
|
||||
#define MT6360_PMU_RESV2 (0x69)
|
||||
#define MT6360_PMU_USBID_CTRL1 (0x6D)
|
||||
#define MT6360_PMU_USBID_CTRL2 (0x6E)
|
||||
#define MT6360_PMU_USBID_CTRL3 (0x6F)
|
||||
#define MT6360_PMU_FLED_CFG (0x70)
|
||||
#define MT6360_PMU_RESV3 (0x71)
|
||||
#define MT6360_PMU_FLED1_CTRL (0x72)
|
||||
#define MT6360_PMU_FLED_STRB_CTRL (0x73)
|
||||
#define MT6360_PMU_FLED1_STRB_CTRL2 (0x74)
|
||||
#define MT6360_PMU_FLED1_TOR_CTRL (0x75)
|
||||
#define MT6360_PMU_FLED2_CTRL (0x76)
|
||||
#define MT6360_PMU_RESV4 (0x77)
|
||||
#define MT6360_PMU_FLED2_STRB_CTRL2 (0x78)
|
||||
#define MT6360_PMU_FLED2_TOR_CTRL (0x79)
|
||||
#define MT6360_PMU_FLED_VMIDTRK_CTRL1 (0x7A)
|
||||
#define MT6360_PMU_FLED_VMID_RTM (0x7B)
|
||||
#define MT6360_PMU_FLED_VMIDTRK_CTRL2 (0x7C)
|
||||
#define MT6360_PMU_FLED_PWSEL (0x7D)
|
||||
#define MT6360_PMU_FLED_EN (0x7E)
|
||||
#define MT6360_PMU_FLED_Hidden1 (0x7F)
|
||||
#define MT6360_PMU_RGB_EN (0x80)
|
||||
#define MT6360_PMU_RGB1_ISNK (0x81)
|
||||
#define MT6360_PMU_RGB2_ISNK (0x82)
|
||||
#define MT6360_PMU_RGB3_ISNK (0x83)
|
||||
#define MT6360_PMU_RGB_ML_ISNK (0x84)
|
||||
#define MT6360_PMU_RGB1_DIM (0x85)
|
||||
#define MT6360_PMU_RGB2_DIM (0x86)
|
||||
#define MT6360_PMU_RGB3_DIM (0x87)
|
||||
#define MT6360_PMU_RESV5 (0x88)
|
||||
#define MT6360_PMU_RGB12_Freq (0x89)
|
||||
#define MT6360_PMU_RGB34_Freq (0x8A)
|
||||
#define MT6360_PMU_RGB1_Tr (0x8B)
|
||||
#define MT6360_PMU_RGB1_Tf (0x8C)
|
||||
#define MT6360_PMU_RGB1_TON_TOFF (0x8D)
|
||||
#define MT6360_PMU_RGB2_Tr (0x8E)
|
||||
#define MT6360_PMU_RGB2_Tf (0x8F)
|
||||
#define MT6360_PMU_RGB2_TON_TOFF (0x90)
|
||||
#define MT6360_PMU_RGB3_Tr (0x91)
|
||||
#define MT6360_PMU_RGB3_Tf (0x92)
|
||||
#define MT6360_PMU_RGB3_TON_TOFF (0x93)
|
||||
#define MT6360_PMU_RGB_Hidden_CTRL1 (0x94)
|
||||
#define MT6360_PMU_RGB_Hidden_CTRL2 (0x95)
|
||||
#define MT6360_PMU_RESV6 (0x97)
|
||||
#define MT6360_PMU_SPARE1 (0x9A)
|
||||
#define MT6360_PMU_SPARE2 (0xA0)
|
||||
#define MT6360_PMU_SPARE3 (0xB0)
|
||||
#define MT6360_PMU_SPARE4 (0xC0)
|
||||
#define MT6360_PMU_CHG_IRQ1 (0xD0)
|
||||
#define MT6360_PMU_CHG_IRQ2 (0xD1)
|
||||
#define MT6360_PMU_CHG_IRQ3 (0xD2)
|
||||
#define MT6360_PMU_CHG_IRQ4 (0xD3)
|
||||
#define MT6360_PMU_CHG_IRQ5 (0xD4)
|
||||
#define MT6360_PMU_CHG_IRQ6 (0xD5)
|
||||
#define MT6360_PMU_QC_IRQ (0xD6)
|
||||
#define MT6360_PMU_FOD_IRQ (0xD7)
|
||||
#define MT6360_PMU_BASE_IRQ (0xD8)
|
||||
#define MT6360_PMU_FLED_IRQ1 (0xD9)
|
||||
#define MT6360_PMU_FLED_IRQ2 (0xDA)
|
||||
#define MT6360_PMU_RGB_IRQ (0xDB)
|
||||
#define MT6360_PMU_BUCK1_IRQ (0xDC)
|
||||
#define MT6360_PMU_BUCK2_IRQ (0xDD)
|
||||
#define MT6360_PMU_LDO_IRQ1 (0xDE)
|
||||
#define MT6360_PMU_LDO_IRQ2 (0xDF)
|
||||
#define MT6360_PMU_CHG_STAT1 (0xE0)
|
||||
#define MT6360_PMU_CHG_STAT2 (0xE1)
|
||||
#define MT6360_PMU_CHG_STAT3 (0xE2)
|
||||
#define MT6360_PMU_CHG_STAT4 (0xE3)
|
||||
#define MT6360_PMU_CHG_STAT5 (0xE4)
|
||||
#define MT6360_PMU_CHG_STAT6 (0xE5)
|
||||
#define MT6360_PMU_QC_STAT (0xE6)
|
||||
#define MT6360_PMU_FOD_STAT (0xE7)
|
||||
#define MT6360_PMU_BASE_STAT (0xE8)
|
||||
#define MT6360_PMU_FLED_STAT1 (0xE9)
|
||||
#define MT6360_PMU_FLED_STAT2 (0xEA)
|
||||
#define MT6360_PMU_RGB_STAT (0xEB)
|
||||
#define MT6360_PMU_BUCK1_STAT (0xEC)
|
||||
#define MT6360_PMU_BUCK2_STAT (0xED)
|
||||
#define MT6360_PMU_LDO_STAT1 (0xEE)
|
||||
#define MT6360_PMU_LDO_STAT2 (0xEF)
|
||||
#define MT6360_PMU_CHG_MASK1 (0xF0)
|
||||
#define MT6360_PMU_CHG_MASK2 (0xF1)
|
||||
#define MT6360_PMU_CHG_MASK3 (0xF2)
|
||||
#define MT6360_PMU_CHG_MASK4 (0xF3)
|
||||
#define MT6360_PMU_CHG_MASK5 (0xF4)
|
||||
#define MT6360_PMU_CHG_MASK6 (0xF5)
|
||||
#define MT6360_PMU_QC_MASK (0xF6)
|
||||
#define MT6360_PMU_FOD_MASK (0xF7)
|
||||
#define MT6360_PMU_BASE_MASK (0xF8)
|
||||
#define MT6360_PMU_FLED_MASK1 (0xF9)
|
||||
#define MT6360_PMU_FLED_MASK2 (0xFA)
|
||||
#define MT6360_PMU_FAULTB_MASK (0xFB)
|
||||
#define MT6360_PMU_BUCK1_MASK (0xFC)
|
||||
#define MT6360_PMU_BUCK2_MASK (0xFD)
|
||||
#define MT6360_PMU_LDO_MASK1 (0xFE)
|
||||
#define MT6360_PMU_LDO_MASK2 (0xFF)
|
||||
#define MT6360_PMU_MAXREG (MT6360_PMU_LDO_MASK2)
|
||||
|
||||
/* MT6360_PMU_IRQ_SET */
|
||||
#define MT6360_PMU_IRQ_REGNUM (MT6360_PMU_LDO_IRQ2 - MT6360_PMU_CHG_IRQ1 + 1)
|
||||
#define MT6360_IRQ_RETRIG BIT(2)
|
||||
|
||||
#define CHIP_VEN_MASK (0xF0)
|
||||
#define CHIP_VEN_MT6360 (0x50)
|
||||
#define CHIP_REV_MASK (0x0F)
|
||||
|
||||
#endif /* __MT6360_H__ */
|
|
@ -8,9 +8,11 @@
|
|||
#define __MFD_MT6397_CORE_H__
|
||||
|
||||
#include <linux/mutex.h>
|
||||
#include <linux/notifier.h>
|
||||
|
||||
enum chip_id {
|
||||
MT6323_CHIP_ID = 0x23,
|
||||
MT6358_CHIP_ID = 0x58,
|
||||
MT6391_CHIP_ID = 0x91,
|
||||
MT6397_CHIP_ID = 0x97,
|
||||
};
|
||||
|
@ -54,6 +56,7 @@ enum mt6397_irq_numbers {
|
|||
struct mt6397_chip {
|
||||
struct device *dev;
|
||||
struct regmap *regmap;
|
||||
struct notifier_block pm_nb;
|
||||
int irq;
|
||||
struct irq_domain *irq_domain;
|
||||
struct mutex irqlock;
|
||||
|
@ -63,8 +66,10 @@ struct mt6397_chip {
|
|||
u16 int_con[2];
|
||||
u16 int_status[2];
|
||||
u16 chip_id;
|
||||
void *irq_data;
|
||||
};
|
||||
|
||||
int mt6358_irq_init(struct mt6397_chip *chip);
|
||||
int mt6397_irq_init(struct mt6397_chip *chip);
|
||||
|
||||
#endif /* __MFD_MT6397_CORE_H__ */
|
||||
|
|
|
@ -18,7 +18,9 @@
|
|||
#define RTC_BBPU_CBUSY BIT(6)
|
||||
#define RTC_BBPU_KEY (0x43 << 8)
|
||||
|
||||
#define RTC_WRTGR 0x003c
|
||||
#define RTC_WRTGR_MT6358 0x003a
|
||||
#define RTC_WRTGR_MT6397 0x003c
|
||||
#define RTC_WRTGR_MT6323 RTC_WRTGR_MT6397
|
||||
|
||||
#define RTC_IRQ_STA 0x0002
|
||||
#define RTC_IRQ_STA_AL BIT(0)
|
||||
|
@ -65,6 +67,10 @@
|
|||
#define MTK_RTC_POLL_DELAY_US 10
|
||||
#define MTK_RTC_POLL_TIMEOUT (jiffies_to_usecs(HZ))
|
||||
|
||||
struct mtk_rtc_data {
|
||||
u32 wrtgr;
|
||||
};
|
||||
|
||||
struct mt6397_rtc {
|
||||
struct device *dev;
|
||||
struct rtc_device *rtc_dev;
|
||||
|
@ -74,6 +80,7 @@ struct mt6397_rtc {
|
|||
struct regmap *regmap;
|
||||
int irq;
|
||||
u32 addr_base;
|
||||
const struct mtk_rtc_data *data;
|
||||
};
|
||||
|
||||
#endif /* _LINUX_MFD_MT6397_RTC_H_ */
|
||||
|
|
|
@ -109,6 +109,7 @@ struct stmfx {
|
|||
struct device *dev;
|
||||
struct regmap *map;
|
||||
struct regulator *vdd;
|
||||
int irq;
|
||||
struct irq_domain *irq_domain;
|
||||
struct mutex lock; /* IRQ bus lock */
|
||||
u8 irq_src;
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue