2014-02-04 12:56:13 +04:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_ARC_CACHE_H
|
|
|
|
#define __ASM_ARC_CACHE_H
|
|
|
|
|
|
|
|
#include <config.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The current upper bound for ARC L1 data cache line sizes is 128 bytes.
|
|
|
|
* We use that value for aligning DMA buffers unless the board config has
|
|
|
|
* specified an alternate cache line size.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_SYS_CACHELINE_SIZE
|
|
|
|
#define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE
|
|
|
|
#else
|
|
|
|
#define ARCH_DMA_MINALIGN 128
|
|
|
|
#endif
|
|
|
|
|
2015-02-03 13:58:11 +03:00
|
|
|
#if defined(CONFIG_ARC_MMU_V2)
|
|
|
|
#define CONFIG_ARC_MMU_VER 2
|
|
|
|
#elif defined(CONFIG_ARC_MMU_V3)
|
|
|
|
#define CONFIG_ARC_MMU_VER 3
|
|
|
|
#endif
|
|
|
|
|
2014-02-04 12:56:13 +04:00
|
|
|
#endif /* __ASM_ARC_CACHE_H */
|