2017-04-10 15:02:51 -07:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2017
|
|
|
|
* Vikas Manocha, <vikas.manocha@st.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2017-04-10 15:02:55 -07:00
|
|
|
#include <clk.h>
|
2017-04-10 15:02:52 -07:00
|
|
|
#include <dm.h>
|
|
|
|
#include <ram.h>
|
2017-04-10 15:02:51 -07:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/stm32.h>
|
|
|
|
|
2017-04-10 15:02:56 -07:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2017-07-18 17:37:24 +02:00
|
|
|
struct stm32_fmc_regs {
|
|
|
|
u32 sdcr1; /* Control register 1 */
|
|
|
|
u32 sdcr2; /* Control register 2 */
|
|
|
|
u32 sdtr1; /* Timing register 1 */
|
|
|
|
u32 sdtr2; /* Timing register 2 */
|
|
|
|
u32 sdcmr; /* Mode register */
|
|
|
|
u32 sdrtr; /* Refresh timing register */
|
|
|
|
u32 sdsr; /* Status register */
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* FMC registers base
|
|
|
|
*/
|
|
|
|
#define STM32_SDRAM_FMC ((struct stm32_fmc_regs *)SDRAM_FMC_BASE)
|
|
|
|
|
|
|
|
/* Control register SDCR */
|
|
|
|
#define FMC_SDCR_RPIPE_SHIFT 13 /* RPIPE bit shift */
|
|
|
|
#define FMC_SDCR_RBURST_SHIFT 12 /* RBURST bit shift */
|
|
|
|
#define FMC_SDCR_SDCLK_SHIFT 10 /* SDRAM clock divisor shift */
|
|
|
|
#define FMC_SDCR_WP_SHIFT 9 /* Write protection shift */
|
|
|
|
#define FMC_SDCR_CAS_SHIFT 7 /* CAS latency shift */
|
|
|
|
#define FMC_SDCR_NB_SHIFT 6 /* Number of banks shift */
|
|
|
|
#define FMC_SDCR_MWID_SHIFT 4 /* Memory width shift */
|
|
|
|
#define FMC_SDCR_NR_SHIFT 2 /* Number of row address bits shift */
|
|
|
|
#define FMC_SDCR_NC_SHIFT 0 /* Number of col address bits shift */
|
|
|
|
|
|
|
|
/* Timings register SDTR */
|
|
|
|
#define FMC_SDTR_TMRD_SHIFT 0 /* Load mode register to active */
|
|
|
|
#define FMC_SDTR_TXSR_SHIFT 4 /* Exit self-refresh time */
|
|
|
|
#define FMC_SDTR_TRAS_SHIFT 8 /* Self-refresh time */
|
|
|
|
#define FMC_SDTR_TRC_SHIFT 12 /* Row cycle delay */
|
|
|
|
#define FMC_SDTR_TWR_SHIFT 16 /* Recovery delay */
|
|
|
|
#define FMC_SDTR_TRP_SHIFT 20 /* Row precharge delay */
|
|
|
|
#define FMC_SDTR_TRCD_SHIFT 24 /* Row-to-column delay */
|
|
|
|
|
|
|
|
#define FMC_SDCMR_NRFS_SHIFT 5
|
|
|
|
|
|
|
|
#define FMC_SDCMR_MODE_NORMAL 0
|
|
|
|
#define FMC_SDCMR_MODE_START_CLOCK 1
|
|
|
|
#define FMC_SDCMR_MODE_PRECHARGE 2
|
|
|
|
#define FMC_SDCMR_MODE_AUTOREFRESH 3
|
|
|
|
#define FMC_SDCMR_MODE_WRITE_MODE 4
|
|
|
|
#define FMC_SDCMR_MODE_SELFREFRESH 5
|
|
|
|
#define FMC_SDCMR_MODE_POWERDOWN 6
|
|
|
|
|
|
|
|
#define FMC_SDCMR_BANK_1 BIT(4)
|
|
|
|
#define FMC_SDCMR_BANK_2 BIT(3)
|
|
|
|
|
|
|
|
#define FMC_SDCMR_MODE_REGISTER_SHIFT 9
|
|
|
|
|
|
|
|
#define FMC_SDSR_BUSY BIT(5)
|
|
|
|
|
|
|
|
#define FMC_BUSY_WAIT() do { \
|
|
|
|
__asm__ __volatile__ ("dsb" : : : "memory"); \
|
|
|
|
while (STM32_SDRAM_FMC->sdsr & FMC_SDSR_BUSY) \
|
|
|
|
; \
|
|
|
|
} while (0)
|
|
|
|
|
2017-04-10 15:02:56 -07:00
|
|
|
struct stm32_sdram_control {
|
|
|
|
u8 no_columns;
|
|
|
|
u8 no_rows;
|
|
|
|
u8 memory_width;
|
|
|
|
u8 no_banks;
|
|
|
|
u8 cas_latency;
|
2017-04-10 15:03:03 -07:00
|
|
|
u8 sdclk;
|
2017-04-10 15:02:56 -07:00
|
|
|
u8 rd_burst;
|
|
|
|
u8 rd_pipe_delay;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct stm32_sdram_timing {
|
|
|
|
u8 tmrd;
|
|
|
|
u8 txsr;
|
|
|
|
u8 tras;
|
|
|
|
u8 trc;
|
|
|
|
u8 trp;
|
2017-04-10 15:03:03 -07:00
|
|
|
u8 twr;
|
2017-04-10 15:02:56 -07:00
|
|
|
u8 trcd;
|
|
|
|
};
|
|
|
|
struct stm32_sdram_params {
|
|
|
|
u8 no_sdram_banks;
|
|
|
|
struct stm32_sdram_control sdram_control;
|
|
|
|
struct stm32_sdram_timing sdram_timing;
|
2017-04-10 15:03:03 -07:00
|
|
|
u32 sdram_ref_count;
|
2017-04-10 15:02:56 -07:00
|
|
|
};
|
2017-04-10 15:02:51 -07:00
|
|
|
|
|
|
|
#define SDRAM_MODE_BL_SHIFT 0
|
|
|
|
#define SDRAM_MODE_CAS_SHIFT 4
|
|
|
|
#define SDRAM_MODE_BL 0
|
|
|
|
|
2017-04-10 15:02:56 -07:00
|
|
|
int stm32_sdram_init(struct udevice *dev)
|
2017-04-10 15:02:51 -07:00
|
|
|
{
|
2017-04-10 15:02:56 -07:00
|
|
|
struct stm32_sdram_params *params = dev_get_platdata(dev);
|
2017-04-10 15:02:51 -07:00
|
|
|
|
2017-04-10 15:03:03 -07:00
|
|
|
writel(params->sdram_control.sdclk << FMC_SDCR_SDCLK_SHIFT
|
2017-04-10 15:02:56 -07:00
|
|
|
| params->sdram_control.cas_latency << FMC_SDCR_CAS_SHIFT
|
|
|
|
| params->sdram_control.no_banks << FMC_SDCR_NB_SHIFT
|
|
|
|
| params->sdram_control.memory_width << FMC_SDCR_MWID_SHIFT
|
|
|
|
| params->sdram_control.no_rows << FMC_SDCR_NR_SHIFT
|
|
|
|
| params->sdram_control.no_columns << FMC_SDCR_NC_SHIFT
|
|
|
|
| params->sdram_control.rd_pipe_delay << FMC_SDCR_RPIPE_SHIFT
|
|
|
|
| params->sdram_control.rd_burst << FMC_SDCR_RBURST_SHIFT,
|
|
|
|
&STM32_SDRAM_FMC->sdcr1);
|
|
|
|
|
2017-04-10 15:03:03 -07:00
|
|
|
writel(params->sdram_timing.trcd << FMC_SDTR_TRCD_SHIFT
|
|
|
|
| params->sdram_timing.trp << FMC_SDTR_TRP_SHIFT
|
|
|
|
| params->sdram_timing.twr << FMC_SDTR_TWR_SHIFT
|
|
|
|
| params->sdram_timing.trc << FMC_SDTR_TRC_SHIFT
|
|
|
|
| params->sdram_timing.tras << FMC_SDTR_TRAS_SHIFT
|
|
|
|
| params->sdram_timing.txsr << FMC_SDTR_TXSR_SHIFT
|
|
|
|
| params->sdram_timing.tmrd << FMC_SDTR_TMRD_SHIFT,
|
2017-04-10 15:02:56 -07:00
|
|
|
&STM32_SDRAM_FMC->sdtr1);
|
2017-04-10 15:02:51 -07:00
|
|
|
|
|
|
|
writel(FMC_SDCMR_BANK_1 | FMC_SDCMR_MODE_START_CLOCK,
|
|
|
|
&STM32_SDRAM_FMC->sdcmr);
|
|
|
|
udelay(200); /* 200 us delay, page 10, "Power-Up" */
|
|
|
|
FMC_BUSY_WAIT();
|
|
|
|
|
|
|
|
writel(FMC_SDCMR_BANK_1 | FMC_SDCMR_MODE_PRECHARGE,
|
|
|
|
&STM32_SDRAM_FMC->sdcmr);
|
|
|
|
udelay(100);
|
|
|
|
FMC_BUSY_WAIT();
|
|
|
|
|
|
|
|
writel((FMC_SDCMR_BANK_1 | FMC_SDCMR_MODE_AUTOREFRESH
|
|
|
|
| 7 << FMC_SDCMR_NRFS_SHIFT), &STM32_SDRAM_FMC->sdcmr);
|
|
|
|
udelay(100);
|
|
|
|
FMC_BUSY_WAIT();
|
|
|
|
|
|
|
|
writel(FMC_SDCMR_BANK_1 | (SDRAM_MODE_BL << SDRAM_MODE_BL_SHIFT
|
2017-04-10 15:03:03 -07:00
|
|
|
| params->sdram_control.cas_latency << SDRAM_MODE_CAS_SHIFT)
|
2017-04-10 15:02:51 -07:00
|
|
|
<< FMC_SDCMR_MODE_REGISTER_SHIFT | FMC_SDCMR_MODE_WRITE_MODE,
|
|
|
|
&STM32_SDRAM_FMC->sdcmr);
|
|
|
|
udelay(100);
|
|
|
|
FMC_BUSY_WAIT();
|
|
|
|
|
|
|
|
writel(FMC_SDCMR_BANK_1 | FMC_SDCMR_MODE_NORMAL,
|
|
|
|
&STM32_SDRAM_FMC->sdcmr);
|
|
|
|
FMC_BUSY_WAIT();
|
|
|
|
|
|
|
|
/* Refresh timer */
|
2017-04-10 15:03:03 -07:00
|
|
|
writel((params->sdram_ref_count) << 1, &STM32_SDRAM_FMC->sdrtr);
|
2017-04-10 15:02:51 -07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2017-04-10 15:02:52 -07:00
|
|
|
|
2017-04-10 15:02:56 -07:00
|
|
|
static int stm32_fmc_ofdata_to_platdata(struct udevice *dev)
|
|
|
|
{
|
|
|
|
int ret;
|
2017-05-17 17:18:09 -06:00
|
|
|
int node = dev_of_offset(dev);
|
2017-04-10 15:02:56 -07:00
|
|
|
const void *blob = gd->fdt_blob;
|
|
|
|
struct stm32_sdram_params *params = dev_get_platdata(dev);
|
|
|
|
|
|
|
|
params->no_sdram_banks = fdtdec_get_uint(blob, node, "mr-nbanks", 1);
|
|
|
|
debug("%s, no of banks = %d\n", __func__, params->no_sdram_banks);
|
|
|
|
|
|
|
|
fdt_for_each_subnode(node, blob, node) {
|
|
|
|
ret = fdtdec_get_byte_array(blob, node, "st,sdram-control",
|
|
|
|
(u8 *)¶ms->sdram_control,
|
|
|
|
sizeof(params->sdram_control));
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
ret = fdtdec_get_byte_array(blob, node, "st,sdram-timing",
|
|
|
|
(u8 *)¶ms->sdram_timing,
|
|
|
|
sizeof(params->sdram_timing));
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2017-04-10 15:03:03 -07:00
|
|
|
|
|
|
|
params->sdram_ref_count = fdtdec_get_int(blob, node,
|
|
|
|
"st,sdram-refcount", 8196);
|
2017-04-10 15:02:56 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-04-10 15:02:52 -07:00
|
|
|
static int stm32_fmc_probe(struct udevice *dev)
|
|
|
|
{
|
2017-04-10 15:02:55 -07:00
|
|
|
int ret;
|
2017-05-30 15:06:31 +02:00
|
|
|
#ifdef CONFIG_CLK
|
2017-04-10 15:02:55 -07:00
|
|
|
struct clk clk;
|
2017-04-10 15:02:56 -07:00
|
|
|
|
2017-04-10 15:02:55 -07:00
|
|
|
ret = clk_get_by_index(dev, 0, &clk);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = clk_enable(&clk);
|
|
|
|
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "failed to enable clock\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
#endif
|
2017-04-10 15:02:56 -07:00
|
|
|
ret = stm32_sdram_init(dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2017-04-10 15:02:52 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32_fmc_get_info(struct udevice *dev, struct ram_info *info)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct ram_ops stm32_fmc_ops = {
|
|
|
|
.get_info = stm32_fmc_get_info,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udevice_id stm32_fmc_ids[] = {
|
|
|
|
{ .compatible = "st,stm32-fmc" },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(stm32_fmc) = {
|
|
|
|
.name = "stm32_fmc",
|
|
|
|
.id = UCLASS_RAM,
|
|
|
|
.of_match = stm32_fmc_ids,
|
|
|
|
.ops = &stm32_fmc_ops,
|
2017-04-10 15:02:56 -07:00
|
|
|
.ofdata_to_platdata = stm32_fmc_ofdata_to_platdata,
|
2017-04-10 15:02:52 -07:00
|
|
|
.probe = stm32_fmc_probe,
|
2017-04-10 15:02:56 -07:00
|
|
|
.platdata_auto_alloc_size = sizeof(struct stm32_sdram_params),
|
2017-04-10 15:02:52 -07:00
|
|
|
};
|