mirror of
https://github.com/Fishwaldo/u-boot.git
synced 2025-03-21 06:31:31 +00:00
blackfin: bf60x: support big cplb page
BF60x support 16K, 64K, 16M and 64M cplb pages, this patch add support for them. So that bf609-ezkit can use it's 128M memory. Signed-off-by: Bob Liu <lliubbo@gmail.com> Signed-off-by: Sonic Zhang <sonic.zhang@analog.com> Signed-off-by: Sonic Zhang <sonic.adi@gmail.com>
This commit is contained in:
parent
ee8259623e
commit
7677d65f65
2 changed files with 44 additions and 6 deletions
|
@ -46,8 +46,13 @@
|
||||||
#define CPLB_IDOCACHE CPLB_INOCACHE | CPLB_L1_CHBL
|
#define CPLB_IDOCACHE CPLB_INOCACHE | CPLB_L1_CHBL
|
||||||
|
|
||||||
/* Data Attibutes*/
|
/* Data Attibutes*/
|
||||||
|
#if defined(__ADSPBF60x__)
|
||||||
#define SDRAM_IGENERIC (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_USER_RD | CPLB_VALID)
|
#define SDRAM_IGENERIC (PAGE_SIZE_16MB | CPLB_L1_CHBL | \
|
||||||
|
CPLB_USER_RD | CPLB_VALID)
|
||||||
|
#else
|
||||||
|
#define SDRAM_IGENERIC (PAGE_SIZE_4MB | CPLB_L1_CHBL | \
|
||||||
|
CPLB_USER_RD | CPLB_VALID)
|
||||||
|
#endif
|
||||||
#define SDRAM_IKERNEL (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_USER_RD | CPLB_VALID | CPLB_LOCK)
|
#define SDRAM_IKERNEL (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_USER_RD | CPLB_VALID | CPLB_LOCK)
|
||||||
#define L1_IMEMORY (PAGE_SIZE_1MB | CPLB_USER_RD | CPLB_VALID | CPLB_LOCK)
|
#define L1_IMEMORY (PAGE_SIZE_1MB | CPLB_USER_RD | CPLB_VALID | CPLB_LOCK)
|
||||||
#define SDRAM_INON_CHBL (PAGE_SIZE_4MB | CPLB_USER_RD | CPLB_VALID)
|
#define SDRAM_INON_CHBL (PAGE_SIZE_4MB | CPLB_USER_RD | CPLB_VALID)
|
||||||
|
@ -59,14 +64,32 @@
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
#ifdef CONFIG_DCACHE_WB /*Write Back Policy */
|
#ifdef CONFIG_DCACHE_WB /*Write Back Policy */
|
||||||
#define SDRAM_DGENERIC (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_DIRTY | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
#if defined(__ADSPBF60x__)
|
||||||
|
#define SDRAM_DGENERIC (PAGE_SIZE_16MB | CPLB_L1_CHBL | CPLB_DIRTY | \
|
||||||
|
CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | \
|
||||||
|
CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
||||||
|
#else
|
||||||
|
#define SDRAM_DGENERIC (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_DIRTY | \
|
||||||
|
CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | \
|
||||||
|
CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
||||||
|
#endif
|
||||||
#define SDRAM_DNON_CHBL (PAGE_SIZE_4MB | CPLB_DIRTY | CPLB_SUPV_WR | CPLB_USER_RD | CPLB_USER_WR | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
#define SDRAM_DNON_CHBL (PAGE_SIZE_4MB | CPLB_DIRTY | CPLB_SUPV_WR | CPLB_USER_RD | CPLB_USER_WR | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
||||||
#define SDRAM_DKERNEL (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_USER_RD | CPLB_USER_WR | CPLB_DIRTY | CPLB_SUPV_WR | CPLB_VALID | CPLB_LOCK | ANOMALY_05000158_WORKAROUND)
|
#define SDRAM_DKERNEL (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_USER_RD | CPLB_USER_WR | CPLB_DIRTY | CPLB_SUPV_WR | CPLB_VALID | CPLB_LOCK | ANOMALY_05000158_WORKAROUND)
|
||||||
#define L1_DMEMORY (PAGE_SIZE_4MB | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
#define L1_DMEMORY (PAGE_SIZE_4MB | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
||||||
#define SDRAM_EBIU (PAGE_SIZE_4MB | CPLB_DIRTY | CPLB_USER_RD | CPLB_USER_WR | CPLB_SUPV_WR | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
#define SDRAM_EBIU (PAGE_SIZE_4MB | CPLB_DIRTY | CPLB_USER_RD | CPLB_USER_WR | CPLB_SUPV_WR | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
||||||
|
|
||||||
#else /*Write Through */
|
#else /*Write Through */
|
||||||
#define SDRAM_DGENERIC (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_WT | CPLB_L1_AOW | CPLB_SUPV_WR | CPLB_USER_RD | CPLB_USER_WR | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
#if defined(__ADSPBF60x__)
|
||||||
|
#define SDRAM_DGENERIC (PAGE_SIZE_16MB | CPLB_L1_CHBL | CPLB_WT | \
|
||||||
|
CPLB_L1_AOW | CPLB_SUPV_WR | CPLB_USER_RD | \
|
||||||
|
CPLB_USER_WR | CPLB_VALID | \
|
||||||
|
ANOMALY_05000158_WORKAROUND)
|
||||||
|
#else
|
||||||
|
#define SDRAM_DGENERIC (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_WT | \
|
||||||
|
CPLB_L1_AOW | CPLB_SUPV_WR | CPLB_USER_RD | \
|
||||||
|
CPLB_USER_WR | CPLB_VALID | \
|
||||||
|
ANOMALY_05000158_WORKAROUND)
|
||||||
|
#endif
|
||||||
#define SDRAM_DNON_CHBL (PAGE_SIZE_4MB | CPLB_WT | CPLB_L1_AOW | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
#define SDRAM_DNON_CHBL (PAGE_SIZE_4MB | CPLB_WT | CPLB_L1_AOW | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
||||||
#define SDRAM_DKERNEL (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_WT | CPLB_L1_AOW | CPLB_USER_RD | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_VALID | CPLB_LOCK | ANOMALY_05000158_WORKAROUND)
|
#define SDRAM_DKERNEL (PAGE_SIZE_4MB | CPLB_L1_CHBL | CPLB_WT | CPLB_L1_AOW | CPLB_USER_RD | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_VALID | CPLB_LOCK | ANOMALY_05000158_WORKAROUND)
|
||||||
#define L1_DMEMORY (PAGE_SIZE_4MB | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
#define L1_DMEMORY (PAGE_SIZE_4MB | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
|
||||||
|
|
|
@ -96,6 +96,13 @@ static void display_global_data(void)
|
||||||
|
|
||||||
#define CPLB_PAGE_SIZE (4 * 1024 * 1024)
|
#define CPLB_PAGE_SIZE (4 * 1024 * 1024)
|
||||||
#define CPLB_PAGE_MASK (~(CPLB_PAGE_SIZE - 1))
|
#define CPLB_PAGE_MASK (~(CPLB_PAGE_SIZE - 1))
|
||||||
|
#if defined(__ADSPBF60x__)
|
||||||
|
#define CPLB_EX_PAGE_SIZE (16 * 1024 * 1024)
|
||||||
|
#define CPLB_EX_PAGE_MASK (~(CPLB_EX_PAGE_SIZE - 1))
|
||||||
|
#else
|
||||||
|
#define CPLB_EX_PAGE_SIZE CPLB_PAGE_SIZE
|
||||||
|
#define CPLB_EX_PAGE_MASK CPLB_PAGE_MASK
|
||||||
|
#endif
|
||||||
void init_cplbtables(void)
|
void init_cplbtables(void)
|
||||||
{
|
{
|
||||||
volatile uint32_t *ICPLB_ADDR, *ICPLB_DATA;
|
volatile uint32_t *ICPLB_ADDR, *ICPLB_DATA;
|
||||||
|
@ -127,6 +134,11 @@ void init_cplbtables(void)
|
||||||
icplb_add(0xFFA00000, L1_IMEMORY);
|
icplb_add(0xFFA00000, L1_IMEMORY);
|
||||||
dcplb_add(0xFF800000, L1_DMEMORY);
|
dcplb_add(0xFF800000, L1_DMEMORY);
|
||||||
++i;
|
++i;
|
||||||
|
#if defined(__ADSPBF60x__)
|
||||||
|
icplb_add(0x0, 0x0);
|
||||||
|
dcplb_add(CONFIG_SYS_FLASH_BASE, SDRAM_EBIU);
|
||||||
|
++i;
|
||||||
|
#endif
|
||||||
|
|
||||||
if (CONFIG_MEM_SIZE) {
|
if (CONFIG_MEM_SIZE) {
|
||||||
uint32_t mbase = CONFIG_SYS_MONITOR_BASE;
|
uint32_t mbase = CONFIG_SYS_MONITOR_BASE;
|
||||||
|
@ -150,9 +162,11 @@ void init_cplbtables(void)
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
#ifndef __ADSPBF60x__
|
||||||
icplb_add(0x20000000, SDRAM_INON_CHBL);
|
icplb_add(0x20000000, SDRAM_INON_CHBL);
|
||||||
dcplb_add(0x20000000, SDRAM_EBIU);
|
dcplb_add(0x20000000, SDRAM_EBIU);
|
||||||
++i;
|
++i;
|
||||||
|
#endif
|
||||||
|
|
||||||
/* Add entries for the rest of external RAM up to the bootrom */
|
/* Add entries for the rest of external RAM up to the bootrom */
|
||||||
extern_memory = 0;
|
extern_memory = 0;
|
||||||
|
@ -167,10 +181,11 @@ void init_cplbtables(void)
|
||||||
++i;
|
++i;
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
while (i < 16 && extern_memory < (CONFIG_SYS_MONITOR_BASE & CPLB_PAGE_MASK)) {
|
while (i < 16 && extern_memory <
|
||||||
|
(CONFIG_SYS_MONITOR_BASE & CPLB_EX_PAGE_MASK)) {
|
||||||
icplb_add(extern_memory, SDRAM_IGENERIC);
|
icplb_add(extern_memory, SDRAM_IGENERIC);
|
||||||
dcplb_add(extern_memory, SDRAM_DGENERIC);
|
dcplb_add(extern_memory, SDRAM_DGENERIC);
|
||||||
extern_memory += CPLB_PAGE_SIZE;
|
extern_memory += CPLB_EX_PAGE_SIZE;
|
||||||
++i;
|
++i;
|
||||||
}
|
}
|
||||||
while (i < 16) {
|
while (i < 16) {
|
||||||
|
|
Loading…
Add table
Reference in a new issue