mirror of
https://github.com/Fishwaldo/u-boot.git
synced 2025-03-21 06:31:31 +00:00
x86: Add chromebook_link board
This board is a 'bare' version of the existing 'link 'board. It does not require coreboot to run, but is intended to start directly from the reset vector. This initial commit has place holders for a wide range of features. These will be added in follow-on patches and series. So far it cannot be booted as there is no ROM image produced, but it does build without errors. Signed-off-by: Simon Glass <sjg@chromium.org>
This commit is contained in:
parent
c03c951b06
commit
8ef07571a0
18 changed files with 438 additions and 0 deletions
|
@ -12,9 +12,32 @@ choice
|
||||||
|
|
||||||
config TARGET_COREBOOT
|
config TARGET_COREBOOT
|
||||||
bool "Support coreboot"
|
bool "Support coreboot"
|
||||||
|
help
|
||||||
|
This target is used for running U-Boot on top of Coreboot. In
|
||||||
|
this case Coreboot does the early inititalisation, and U-Boot
|
||||||
|
takes over once the RAM, video and CPU are fully running.
|
||||||
|
U-Boot is loaded as a fallback payload from Coreboot, in
|
||||||
|
Coreboot terminology. This method was used for the Chromebook
|
||||||
|
Pixel when launched.
|
||||||
|
|
||||||
|
config TARGET_CHROMEBOOK_LINK
|
||||||
|
bool "Support Chromebook link"
|
||||||
|
help
|
||||||
|
This is the Chromebook Pixel released in 2013. It uses an Intel
|
||||||
|
i5 Ivybridge which is a die-shrink of Sandybridge, with 4GB of
|
||||||
|
SDRAM. It has a Panther Point platform controller hub, PCIe
|
||||||
|
WiFi and Bluetooth. It also includes a 720p webcam, USB SD
|
||||||
|
reader, microphone and speakers, display port and 32GB SATA
|
||||||
|
solid state drive. There is a Chrome OS EC connected on LPC,
|
||||||
|
and it provides a 2560x1700 high resolution touch-enabled LCD
|
||||||
|
display.
|
||||||
|
|
||||||
endchoice
|
endchoice
|
||||||
|
|
||||||
|
source "arch/x86/cpu/ivybridge/Kconfig"
|
||||||
|
|
||||||
source "board/chromebook-x86/coreboot/Kconfig"
|
source "board/chromebook-x86/coreboot/Kconfig"
|
||||||
|
|
||||||
|
source "board/google/chromebook_link/Kconfig"
|
||||||
|
|
||||||
endmenu
|
endmenu
|
||||||
|
|
|
@ -13,6 +13,7 @@
|
||||||
#include <ns16550.h>
|
#include <ns16550.h>
|
||||||
#include <asm/msr.h>
|
#include <asm/msr.h>
|
||||||
#include <asm/cache.h>
|
#include <asm/cache.h>
|
||||||
|
#include <asm/cpu.h>
|
||||||
#include <asm/io.h>
|
#include <asm/io.h>
|
||||||
#include <asm/arch-coreboot/tables.h>
|
#include <asm/arch-coreboot/tables.h>
|
||||||
#include <asm/arch-coreboot/sysinfo.h>
|
#include <asm/arch-coreboot/sysinfo.h>
|
||||||
|
|
171
arch/x86/cpu/ivybridge/Kconfig
Normal file
171
arch/x86/cpu/ivybridge/Kconfig
Normal file
|
@ -0,0 +1,171 @@
|
||||||
|
#
|
||||||
|
# From Coreboot src/northbridge/intel/sandybridge/Kconfig
|
||||||
|
#
|
||||||
|
# Copyright (C) 2010 Google Inc.
|
||||||
|
#
|
||||||
|
# SPDX-License-Identifier: GPL-2.0
|
||||||
|
|
||||||
|
|
||||||
|
config NORTHBRIDGE_INTEL_SANDYBRIDGE
|
||||||
|
bool
|
||||||
|
select CACHE_MRC_BIN
|
||||||
|
select CPU_INTEL_MODEL_206AX
|
||||||
|
|
||||||
|
config NORTHBRIDGE_INTEL_IVYBRIDGE
|
||||||
|
bool
|
||||||
|
select CACHE_MRC_BIN
|
||||||
|
select CPU_INTEL_MODEL_306AX
|
||||||
|
|
||||||
|
if NORTHBRIDGE_INTEL_SANDYBRIDGE
|
||||||
|
|
||||||
|
config VGA_BIOS_ID
|
||||||
|
string
|
||||||
|
default "8086,0106"
|
||||||
|
|
||||||
|
config CACHE_MRC_SIZE_KB
|
||||||
|
int
|
||||||
|
default 256
|
||||||
|
|
||||||
|
config MRC_CACHE_BASE
|
||||||
|
hex
|
||||||
|
default 0xff800000
|
||||||
|
|
||||||
|
config MRC_CACHE_LOCATION
|
||||||
|
hex
|
||||||
|
depends on !CHROMEOS
|
||||||
|
default 0x1ec000
|
||||||
|
|
||||||
|
config MRC_CACHE_SIZE
|
||||||
|
hex
|
||||||
|
depends on !CHROMEOS
|
||||||
|
default 0x10000
|
||||||
|
|
||||||
|
config DCACHE_RAM_BASE
|
||||||
|
hex
|
||||||
|
default 0xff7f0000
|
||||||
|
|
||||||
|
config DCACHE_RAM_SIZE
|
||||||
|
hex
|
||||||
|
default 0x10000
|
||||||
|
|
||||||
|
endif
|
||||||
|
|
||||||
|
if NORTHBRIDGE_INTEL_IVYBRIDGE
|
||||||
|
|
||||||
|
config VGA_BIOS_ID
|
||||||
|
string
|
||||||
|
default "8086,0166"
|
||||||
|
|
||||||
|
config EXTERNAL_MRC_BLOB
|
||||||
|
bool
|
||||||
|
default n
|
||||||
|
|
||||||
|
config CACHE_MRC_SIZE_KB
|
||||||
|
int
|
||||||
|
default 512
|
||||||
|
|
||||||
|
config MRC_CACHE_BASE
|
||||||
|
hex
|
||||||
|
default 0xff800000
|
||||||
|
|
||||||
|
config MRC_CACHE_LOCATION
|
||||||
|
hex
|
||||||
|
depends on !CHROMEOS
|
||||||
|
default 0x370000
|
||||||
|
|
||||||
|
config MRC_CACHE_SIZE
|
||||||
|
hex
|
||||||
|
depends on !CHROMEOS
|
||||||
|
default 0x10000
|
||||||
|
|
||||||
|
config DCACHE_RAM_BASE
|
||||||
|
hex
|
||||||
|
default 0xff7e0000
|
||||||
|
|
||||||
|
config DCACHE_RAM_SIZE
|
||||||
|
hex
|
||||||
|
default 0x20000
|
||||||
|
|
||||||
|
endif
|
||||||
|
|
||||||
|
if NORTHBRIDGE_INTEL_SANDYBRIDGE || NORTHBRIDGE_INTEL_IVYBRIDGE
|
||||||
|
|
||||||
|
config HAVE_MRC
|
||||||
|
bool "Add a System Agent binary"
|
||||||
|
help
|
||||||
|
Select this option to add a System Agent binary to
|
||||||
|
the resulting U-Boot image. MRC stands for Memory Reference Code.
|
||||||
|
It is a binary blob which U-Boot uses to set up SDRAM.
|
||||||
|
|
||||||
|
Note: Without this binary U-Boot will not be able to set up its
|
||||||
|
SDRAM so will not boot.
|
||||||
|
|
||||||
|
config DCACHE_RAM_MRC_VAR_SIZE
|
||||||
|
hex
|
||||||
|
default 0x4000
|
||||||
|
help
|
||||||
|
This is the amount of CAR (Cache as RAM) reserved for use by the
|
||||||
|
memory reference code. This should be set to 16KB (0x4000 hex)
|
||||||
|
so that MRC has enough space to run.
|
||||||
|
|
||||||
|
config MRC_FILE
|
||||||
|
string "Intel System Agent path and filename"
|
||||||
|
depends on HAVE_MRC
|
||||||
|
default "systemagent-ivybridge.bin" if NORTHBRIDGE_INTEL_IVYBRIDGE
|
||||||
|
default "systemagent-sandybridge.bin" if NORTHBRIDGE_INTEL_SANDYBRIDGE
|
||||||
|
help
|
||||||
|
The path and filename of the file to use as System Agent
|
||||||
|
binary.
|
||||||
|
|
||||||
|
config CPU_SPECIFIC_OPTIONS
|
||||||
|
def_bool y
|
||||||
|
select SMM_TSEG
|
||||||
|
select ARCH_BOOTBLOCK_X86_32
|
||||||
|
select ARCH_ROMSTAGE_X86_32
|
||||||
|
select ARCH_RAMSTAGE_X86_32
|
||||||
|
select SMP
|
||||||
|
select SSE2
|
||||||
|
select UDELAY_LAPIC
|
||||||
|
select CPU_MICROCODE_IN_CBFS
|
||||||
|
select TSC_SYNC_MFENCE
|
||||||
|
select HAVE_INTEL_ME
|
||||||
|
|
||||||
|
config SMM_TSEG_SIZE
|
||||||
|
hex
|
||||||
|
default 0x800000
|
||||||
|
|
||||||
|
config ENABLE_VMX
|
||||||
|
bool "Enable VMX for virtualization"
|
||||||
|
default n
|
||||||
|
help
|
||||||
|
Virtual Machine Extensions are provided in many x86 CPUs. These
|
||||||
|
provide various facilities for allowing a host OS to provide an
|
||||||
|
environment where potentially several guest OSes have only
|
||||||
|
limited access to the underlying hardware. This is achieved
|
||||||
|
without resorting to software trapping and/or instruction set
|
||||||
|
emulation (which would be very slow).
|
||||||
|
|
||||||
|
Intel's implementation of this is called VT-x. This option enables
|
||||||
|
VT-x this so that the OS that is booted by U-Boot can make use of
|
||||||
|
these facilities. If this option is not enabled, then the host OS
|
||||||
|
will be unable to support virtualisation, or it will run very
|
||||||
|
slowly.
|
||||||
|
|
||||||
|
endif
|
||||||
|
|
||||||
|
config CPU_INTEL_SOCKET_RPGA989
|
||||||
|
bool
|
||||||
|
|
||||||
|
if CPU_INTEL_SOCKET_RPGA989
|
||||||
|
|
||||||
|
config SOCKET_SPECIFIC_OPTIONS # dummy
|
||||||
|
def_bool y
|
||||||
|
select MMX
|
||||||
|
select SSE
|
||||||
|
select CACHE_AS_RAM
|
||||||
|
|
||||||
|
config CACHE_MRC_BIN
|
||||||
|
bool
|
||||||
|
default n
|
||||||
|
|
||||||
|
endif
|
9
arch/x86/cpu/ivybridge/Makefile
Normal file
9
arch/x86/cpu/ivybridge/Makefile
Normal file
|
@ -0,0 +1,9 @@
|
||||||
|
#
|
||||||
|
# Copyright (c) 2014 Google, Inc
|
||||||
|
#
|
||||||
|
# SPDX-License-Identifier: GPL-2.0+
|
||||||
|
#
|
||||||
|
|
||||||
|
obj-y += car.o
|
||||||
|
obj-y += cpu.o
|
||||||
|
obj-y += sdram.o
|
20
arch/x86/cpu/ivybridge/car.S
Normal file
20
arch/x86/cpu/ivybridge/car.S
Normal file
|
@ -0,0 +1,20 @@
|
||||||
|
/*
|
||||||
|
* Copyright (c) 2014 Google, Inc
|
||||||
|
*
|
||||||
|
* From Coreboot file cpu/intel/model_206ax/cache_as_ram.inc
|
||||||
|
*
|
||||||
|
* Copyright (C) 2000,2007 Ronald G. Minnich <rminnich@gmail.com>
|
||||||
|
* Copyright (C) 2005 Tyan (written by Yinghai Lu for Tyan)
|
||||||
|
* Copyright (C) 2007-2008 coresystems GmbH
|
||||||
|
* Copyright (C) 2012 Kyösti Mälkki <kyosti.malkki@gmail.com>
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: GPL-2.0
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <common.h>
|
||||||
|
|
||||||
|
/* Note: ebp must not be touched in this code */
|
||||||
|
.globl car_init
|
||||||
|
car_init:
|
||||||
|
/* TODO: Add cache-as-RAM init here */
|
||||||
|
jmp car_init_ret
|
42
arch/x86/cpu/ivybridge/cpu.c
Normal file
42
arch/x86/cpu/ivybridge/cpu.c
Normal file
|
@ -0,0 +1,42 @@
|
||||||
|
/*
|
||||||
|
* Copyright (c) 2014 Google, Inc
|
||||||
|
* (C) Copyright 2008
|
||||||
|
* Graeme Russ, graeme.russ@gmail.com.
|
||||||
|
*
|
||||||
|
* Some portions from coreboot src/mainboard/google/link/romstage.c
|
||||||
|
* Copyright (C) 2007-2010 coresystems GmbH
|
||||||
|
* Copyright (C) 2011 Google Inc.
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: GPL-2.0
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <common.h>
|
||||||
|
#include <asm/cpu.h>
|
||||||
|
#include <asm/processor.h>
|
||||||
|
|
||||||
|
DECLARE_GLOBAL_DATA_PTR;
|
||||||
|
|
||||||
|
int arch_cpu_init(void)
|
||||||
|
{
|
||||||
|
int ret;
|
||||||
|
|
||||||
|
timer_set_base(rdtsc());
|
||||||
|
|
||||||
|
ret = x86_cpu_init_f();
|
||||||
|
if (ret)
|
||||||
|
return ret;
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
int print_cpuinfo(void)
|
||||||
|
{
|
||||||
|
char processor_name[CPU_MAX_NAME_LEN];
|
||||||
|
const char *name;
|
||||||
|
|
||||||
|
/* Print processor name */
|
||||||
|
name = cpu_get_name(processor_name);
|
||||||
|
printf("CPU: %s\n", name);
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
}
|
20
arch/x86/cpu/ivybridge/sdram.c
Normal file
20
arch/x86/cpu/ivybridge/sdram.c
Normal file
|
@ -0,0 +1,20 @@
|
||||||
|
/*
|
||||||
|
* Copyright (c) 2011 The Chromium OS Authors.
|
||||||
|
* (C) Copyright 2010,2011
|
||||||
|
* Graeme Russ, <graeme.russ@gmail.com>
|
||||||
|
*
|
||||||
|
* Portions from Coreboot mainboard/google/link/romstage.c
|
||||||
|
* Copyright (C) 2007-2010 coresystems GmbH
|
||||||
|
* Copyright (C) 2011 Google Inc.
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: GPL-2.0
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <common.h>
|
||||||
|
|
||||||
|
int dram_init(void)
|
||||||
|
{
|
||||||
|
/* TODO: Set up DRAM */
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
}
|
|
@ -1,4 +1,5 @@
|
||||||
dtb-y += link.dtb \
|
dtb-y += link.dtb \
|
||||||
|
chromebook_link.dtb \
|
||||||
alex.dtb
|
alex.dtb
|
||||||
|
|
||||||
targets += $(dtb-y)
|
targets += $(dtb-y)
|
||||||
|
|
1
arch/x86/dts/chromebook_link.dts
Symbolic link
1
arch/x86/dts/chromebook_link.dts
Symbolic link
|
@ -0,0 +1 @@
|
||||||
|
link.dts
|
10
arch/x86/include/asm/arch-ivybridge/gpio.h
Normal file
10
arch/x86/include/asm/arch-ivybridge/gpio.h
Normal file
|
@ -0,0 +1,10 @@
|
||||||
|
/*
|
||||||
|
* Copyright (c) 2014, Google Inc.
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: GPL-2.0+
|
||||||
|
*/
|
||||||
|
|
||||||
|
#ifndef _X86_ARCH_GPIO_H_
|
||||||
|
#define _X86_ARCH_GPIO_H_
|
||||||
|
|
||||||
|
#endif /* _X86_ARCH_GPIO_H_ */
|
15
board/google/chromebook_link/Kconfig
Normal file
15
board/google/chromebook_link/Kconfig
Normal file
|
@ -0,0 +1,15 @@
|
||||||
|
if TARGET_CHROMEBOOK_LINK
|
||||||
|
|
||||||
|
config SYS_BOARD
|
||||||
|
default "chromebook_link"
|
||||||
|
|
||||||
|
config SYS_VENDOR
|
||||||
|
default "google"
|
||||||
|
|
||||||
|
config SYS_SOC
|
||||||
|
default "ivybridge"
|
||||||
|
|
||||||
|
config SYS_CONFIG_NAME
|
||||||
|
default "chromebook_link"
|
||||||
|
|
||||||
|
endif
|
6
board/google/chromebook_link/MAINTAINERS
Normal file
6
board/google/chromebook_link/MAINTAINERS
Normal file
|
@ -0,0 +1,6 @@
|
||||||
|
CHROMEBOOK LINK BOARD
|
||||||
|
M: Simon Glass <sjg@chromium.org>
|
||||||
|
S: Maintained
|
||||||
|
F: board/google/chromebook_link/
|
||||||
|
F: include/configs/chromebook_link.h
|
||||||
|
F: configs/chromebook_link_defconfig
|
15
board/google/chromebook_link/Makefile
Normal file
15
board/google/chromebook_link/Makefile
Normal file
|
@ -0,0 +1,15 @@
|
||||||
|
#
|
||||||
|
# Copyright (c) 2011 The Chromium OS Authors.
|
||||||
|
# (C) Copyright 2008
|
||||||
|
# Graeme Russ, graeme.russ@gmail.com.
|
||||||
|
#
|
||||||
|
# (C) Copyright 2006
|
||||||
|
# Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
||||||
|
#
|
||||||
|
# (C) Copyright 2002
|
||||||
|
# Daniel Engström, Omicron Ceti AB, daniel@omicron.se.
|
||||||
|
#
|
||||||
|
# SPDX-License-Identifier: GPL-2.0+
|
||||||
|
#
|
||||||
|
|
||||||
|
obj-y += link.o
|
17
board/google/chromebook_link/link.c
Normal file
17
board/google/chromebook_link/link.c
Normal file
|
@ -0,0 +1,17 @@
|
||||||
|
/*
|
||||||
|
* Copyright (C) 2014 Google, Inc
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: GPL-2.0+
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <common.h>
|
||||||
|
|
||||||
|
int arch_early_init_r(void)
|
||||||
|
{
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
int board_early_init_r(void)
|
||||||
|
{
|
||||||
|
return 0;
|
||||||
|
}
|
7
board/google/common/Makefile
Normal file
7
board/google/common/Makefile
Normal file
|
@ -0,0 +1,7 @@
|
||||||
|
#
|
||||||
|
# Copyright (c) 2014 Google, Inc
|
||||||
|
#
|
||||||
|
# SPDX-License-Identifier: GPL-2.0+
|
||||||
|
#
|
||||||
|
|
||||||
|
obj-y += early_init.o
|
10
board/google/common/early_init.S
Normal file
10
board/google/common/early_init.S
Normal file
|
@ -0,0 +1,10 @@
|
||||||
|
/*
|
||||||
|
* Copyright (c) 2014 Google, Inc
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: GPL-2.0+
|
||||||
|
*/
|
||||||
|
|
||||||
|
.globl early_board_init
|
||||||
|
early_board_init:
|
||||||
|
/* No 32-bit board specific initialisation */
|
||||||
|
jmp early_board_init_ret
|
10
configs/chromebook_link_defconfig
Normal file
10
configs/chromebook_link_defconfig
Normal file
|
@ -0,0 +1,10 @@
|
||||||
|
CONFIG_SYS_EXTRA_OPTIONS="SYS_TEXT_BASE=0xfff00000"
|
||||||
|
CONFIG_X86=y
|
||||||
|
CONFIG_TARGET_CHROMEBOOK_LINK=y
|
||||||
|
CONFIG_OF_CONTROL=y
|
||||||
|
CONFIG_OF_SEPARATE=y
|
||||||
|
CONFIG_DEFAULT_DEVICE_TREE="chromebook_link"
|
||||||
|
CONFIG_HAVE_MRC=y
|
||||||
|
CONFIG_SMM_TSEG_SIZE=0x800000
|
||||||
|
CONFIG_FRAMEBUFFER_SET_VESA_MODE=y
|
||||||
|
CONFIG_FRAMEBUFFER_VESA_MODE_11A=y
|
60
include/configs/chromebook_link.h
Normal file
60
include/configs/chromebook_link.h
Normal file
|
@ -0,0 +1,60 @@
|
||||||
|
/*
|
||||||
|
* Copyright (c) 2011 The Chromium OS Authors.
|
||||||
|
* (C) Copyright 2008
|
||||||
|
* Graeme Russ, graeme.russ@gmail.com.
|
||||||
|
*
|
||||||
|
* SPDX-License-Identifier: GPL-2.0+
|
||||||
|
*/
|
||||||
|
|
||||||
|
/*
|
||||||
|
* board/config.h - configuration options, board specific
|
||||||
|
*/
|
||||||
|
|
||||||
|
#ifndef __CONFIG_H
|
||||||
|
#define __CONFIG_H
|
||||||
|
|
||||||
|
#include <configs/x86-common.h>
|
||||||
|
|
||||||
|
#define CONFIG_SYS_CAR_ADDR 0xff7e0000
|
||||||
|
#define CONFIG_SYS_CAR_SIZE (128 * 1024)
|
||||||
|
#define CONFIG_SYS_MONITOR_LEN (1 << 20)
|
||||||
|
#define CONFIG_BOARD_EARLY_INIT_R
|
||||||
|
|
||||||
|
#define CONFIG_NR_DRAM_BANKS 8
|
||||||
|
|
||||||
|
#define CONFIG_COREBOOT_SERIAL
|
||||||
|
|
||||||
|
#define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_INTEL, \
|
||||||
|
PCI_DEVICE_ID_INTEL_NM10_AHCI}, \
|
||||||
|
{PCI_VENDOR_ID_INTEL, \
|
||||||
|
PCI_DEVICE_ID_INTEL_COUGARPOINT_AHCI_MOBILE}, \
|
||||||
|
{PCI_VENDOR_ID_INTEL, \
|
||||||
|
PCI_DEVICE_ID_INTEL_COUGARPOINT_AHCI_SERIES6}, \
|
||||||
|
{PCI_VENDOR_ID_INTEL, \
|
||||||
|
PCI_DEVICE_ID_INTEL_PANTHERPOINT_AHCI_MOBILE}
|
||||||
|
|
||||||
|
/*
|
||||||
|
* These common x86 features are not yet supported, but are added in
|
||||||
|
* follow-on patches in this series. Add undefs here to avoid every patch
|
||||||
|
* having to put things back into x86-common.h
|
||||||
|
*/
|
||||||
|
#undef CONFIG_INTEL_ICH6_GPIO
|
||||||
|
#undef CONFIG_DM_GPIO
|
||||||
|
#undef CONFIG_CMD_GPIO
|
||||||
|
#undef CONFIG_VIDEO
|
||||||
|
#undef CONFIG_CFB_CONSOLE
|
||||||
|
#undef CONFIG_SYS_EARLY_PCI_INIT
|
||||||
|
#undef CONFIG_PCI
|
||||||
|
#undef CONFIG_ICH_SPI
|
||||||
|
#undef CONFIG_SPI
|
||||||
|
#undef CONFIG_CMD_SPI
|
||||||
|
#undef CONFIG_CMD_SF
|
||||||
|
#undef CONFIG_USB_EHCI
|
||||||
|
#undef CONFIG_CMD_USB
|
||||||
|
#undef CONFIG_CMD_SCSI
|
||||||
|
|
||||||
|
#define CONFIG_STD_DEVICES_SETTINGS "stdin=usbkbd,vga,serial\0" \
|
||||||
|
"stdout=vga,serial\0" \
|
||||||
|
"stderr=vga,serial\0"
|
||||||
|
|
||||||
|
#endif /* __CONFIG_H */
|
Loading…
Add table
Reference in a new issue